```
#include <16F877A.h>
#device *=16 ADC=10
#use delay(clock=20000000)
#use rs232(baud=9600,xmit=PIN_D0,stream=A0)
#use rs232(baud=9600,xmit=PIN_D1,stream=A1)
#use rs232(baud=9600,xmit=PIN_D2,stream=A2)
```

First, we have to include the library of the micro-controller we used, which is PIC16F877A. The next line is used to set the ADC resolution to 10 bits. We can set it to 16 bits as well but 10 bits is enough in this exercise. The clock frequency is set to 20 MHz and 3 serial communication ports (RS232) with a baud rate of 9600 is set up as well. Each port is assigned to a specific pin: D0, D1, and D2 respectively. The streams A0, A1, and A2 are associated with each port for communication.

```
int t=0;
float adc_value=0;  //10bit ADC result
char str_value[10];  //ADC result in string
```

The "t" variable is used to contain the value of the timer 0. The "adc\_value" variable is used to hold the result of ADC read from AN0, AN1 and AN2 pins. The "str\_value" array is just the text value of "adc\_value" because in order to display the result to the virtual terminals, the numeric value must be turned to text.

```
#byte ADCON0=0x1F
#byte ADCON1=0x9F
#byte ADRESH=0x1E
#bit ADRESH0=ADRESH.0
#bit ADRESH1=ADRESH.1
#byte ADRESL=0x9E
#bit ADCON02=ADCON0.2 //finish conversion flag
```

```
#bit ADCON03=ADCON0.3
#bit ADCON04=ADCON0.4
#bit ADCON05=ADCON0.5
#byte TMR0=0x01
#byte OPREG=0x81
#byte INTCON=0x0b
```

The following lines declare the registers used as well as their location in the memory. They are: ADCON0, ADCON1, ADRESH, ADRESL, TMRO, OPREG, and INTCON.

The ADCON0 and ADCON1 are used to configure and control the ADC, the ADRESH and ADRESL registers are used to contain the ADC value after conversion is done. The TMRO, OPREG and INTCON are used to hold the initial value of timer 0, setup timer 0 and control the interrupt, especially for timer 0, respectively. Some bits that required changing are also declared for easier usage such as the GO/DONE bit, Analog channel select bits, etc.

```
#int_timer0
void ngat()
{
    t=t+1;
    TMRO=60;
}
```

This is the interrupt for timer 0, every time the timer 0 is overflow, the "t" variable increases by 1 unit and the initial value for timer 0 is also set to 60.

```
void main()
{
    OPREG=0b00000111;
    TMRO=60;
```

```
INTCON=0b11100000;
ADCON0=0b100000001;
ADCON1=0b10001001;
ADRESL=0;
ADRESH=0;
int counter=1,done_an1=0,done_an2=0,done_an3=0;
```

This is the setup step for the registers. For the OPREG register, the function of the bits can be seen below.

| REGISTER 5-1: | OPTION_REG REGISTER                                                                    |                               |               |                                                  |       |                                    |              |        |  |
|---------------|----------------------------------------------------------------------------------------|-------------------------------|---------------|--------------------------------------------------|-------|------------------------------------|--------------|--------|--|
|               | R/W-1                                                                                  | R/W-1                         | R/W-1         | R/W-1                                            | R/W-1 | R/W-1                              | R/W-1        | R/W-1  |  |
|               | RBPU                                                                                   | INTEDG                        | T0CS          | T0SE                                             | PSA   | PS2                                | PS1          | PS0    |  |
|               | bit 7                                                                                  |                               |               | •                                                |       | •                                  | •            | bit 0  |  |
| bit 7         | RBPU                                                                                   |                               |               |                                                  |       |                                    |              |        |  |
| bit 6         | INTEDG                                                                                 |                               |               |                                                  |       |                                    |              |        |  |
| bit 5         | T0CS: TMR0 Clock Source Select bit                                                     |                               |               |                                                  |       |                                    |              |        |  |
|               |                                                                                        | ion on T0Ck<br>I instruction  |               | (CLKO)                                           |       |                                    |              |        |  |
| bit 4         | T0SE: TMR0 Source Edge Select bit                                                      |                               |               |                                                  |       |                                    |              |        |  |
|               |                                                                                        | ent on high-<br>ent on low-to |               |                                                  |       |                                    |              |        |  |
| bit 3         | PSA: Prescaler Assignment bit                                                          |                               |               |                                                  |       |                                    |              |        |  |
|               | 1 = Prescaler is assigned to the WDT<br>0 = Prescaler is assigned to the Timer0 module |                               |               |                                                  |       |                                    |              |        |  |
| bit 2-0       | PS2:PS0: Prescaler Rate Select bits                                                    |                               |               |                                                  |       |                                    |              |        |  |
|               | Bit Value TMR0 Rate WDT Rate                                                           |                               |               |                                                  |       |                                    |              |        |  |
|               | 000                                                                                    | 1:2                           | 1:1           | -                                                |       |                                    |              |        |  |
|               | 001                                                                                    | 1:4                           | 1:2           |                                                  |       |                                    |              |        |  |
|               | 010                                                                                    | 1:16                          | 1:8           |                                                  |       |                                    |              |        |  |
|               | 100                                                                                    | 1:32                          | 1:16          |                                                  |       |                                    |              |        |  |
|               | 101                                                                                    | 1:64                          | 1:32          |                                                  |       |                                    |              |        |  |
|               | 110<br>111                                                                             | 1 : 128<br>1 : 256            | 1:64<br>1:128 |                                                  |       |                                    |              |        |  |
|               |                                                                                        |                               |               |                                                  |       |                                    |              |        |  |
|               | Legend:                                                                                |                               |               |                                                  |       |                                    |              |        |  |
|               | R = Reada                                                                              |                               |               | Vritable bit                                     |       | U = Unimplemented bit, read as '0' |              |        |  |
|               | - n = Value at POR                                                                     |                               | '1' = E       | '1' = Bit is set '0' = Bit is cleared x = Bit is |       |                                    | x = Bit is u | nknown |  |

In short, TOCS is set to internal instruction cycle clock, prescaler is assigned to timer 0 and is set to 1:256. The initial value of timer 0 is 60, which can be found through the following calculation: (255-60)\*256\*1/(F osc /4) = 0.01 (s). This value is used because the "t" value acts as a timer, for every 100 overflows it increases by 1, which means it counts up every 0.1\*100 = 1 second.

For the INTCON register, the function of the bits can be seen below. In short, global interrupt, peripheral interrupt, timer 0 interrupt are enabled while the rest are not used.

|       | R/W-0                                                                                                                                                                                                                     | R/W-0                                 | R/W-0          | R/W-0       | R/W-0       | R/W-0      | R/W-0        | R/W-x       |  |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------|-------------|-------------|------------|--------------|-------------|--|--|--|
|       | GIE                                                                                                                                                                                                                       | PEIE                                  | TMR0IE         | INTE        | RBIE        | TMR0IF     | INTF         | RBIF        |  |  |  |
|       | bit 7                                                                                                                                                                                                                     | bit 7 bit 0                           |                |             |             |            |              |             |  |  |  |
| bit 7 | GIE: Globa                                                                                                                                                                                                                | GIE: Global Interrupt Enable bit      |                |             |             |            |              |             |  |  |  |
|       | 1 = Enables all unmasked interrupts<br>0 = Disables all interrupts                                                                                                                                                        |                                       |                |             |             |            |              |             |  |  |  |
| bit 6 | PEIE: Perip                                                                                                                                                                                                               | PEIE: Peripheral Interrupt Enable bit |                |             |             |            |              |             |  |  |  |
|       | 1 = Enables all unmasked peripheral interrupts<br>0 = Disables all peripheral interrupts                                                                                                                                  |                                       |                |             |             |            |              |             |  |  |  |
| bit 5 | TMR0IE: TMR0 Overflow Interrupt Enable bit                                                                                                                                                                                |                                       |                |             |             |            |              |             |  |  |  |
|       | 1 = Enables the TMR0 interrupt<br>0 = Disables the TMR0 interrupt                                                                                                                                                         |                                       |                |             |             |            |              |             |  |  |  |
| bit 4 | INTE: RB0/INT External Interrupt Enable bit                                                                                                                                                                               |                                       |                |             |             |            |              |             |  |  |  |
|       | 1 = Enables the RB0/INT external interrupt<br>0 = Disables the RB0/INT external interrupt                                                                                                                                 |                                       |                |             |             |            |              |             |  |  |  |
| bit 3 | RBIE: RB Port Change Interrupt Enable bit                                                                                                                                                                                 |                                       |                |             |             |            |              |             |  |  |  |
|       | 1 = Enables the RB port change interrupt<br>0 = Disables the RB port change interrupt                                                                                                                                     |                                       |                |             |             |            |              |             |  |  |  |
| bit 2 | TMR0IF: TMR0 Overflow Interrupt Flag bit                                                                                                                                                                                  |                                       |                |             |             |            |              |             |  |  |  |
|       | 1 = TMR0 register has overflowed (must be cleared in software) 0 = TMR0 register did not overflow                                                                                                                         |                                       |                |             |             |            |              |             |  |  |  |
| bit 1 | INTF: RB0                                                                                                                                                                                                                 | INT Externa                           | al Interrupt F | lag bit     |             |            |              |             |  |  |  |
|       | 1 = The RB0/INT external interrupt occurred (must be cleared in software) 0 = The RB0/INT external interrupt did not occur                                                                                                |                                       |                |             |             |            |              |             |  |  |  |
| bit 0 | RBIF: RB Port Change Interrupt Flag bit                                                                                                                                                                                   |                                       |                |             |             |            |              |             |  |  |  |
|       | 1 = At least one of the RB7-RB4 pins changed state; a mismatch condition will continue to set<br>the bit. Reading PORTB will end the mismatch condition and allow the bit to be cleared<br>(must be cleared in software). |                                       |                |             |             |            |              |             |  |  |  |
|       | 0 = None of the RB7:RB4 pins have changed state                                                                                                                                                                           |                                       |                |             |             |            |              |             |  |  |  |
|       | Legend:                                                                                                                                                                                                                   | Legend:                               |                |             |             |            |              |             |  |  |  |
|       | R = Reada                                                                                                                                                                                                                 | ble bit                               | W = W          | ritable bit | U = Unin    | nplemented | bit, read as | <b>'</b> 0' |  |  |  |
|       | - n = Value                                                                                                                                                                                                               | at POR                                | '1' = Bi       | t is set    | '0' = Bit i | s cleared  | x = Bit is t | unknown     |  |  |  |

For the ADCON0 and ADCON1, the function of each bit in the registers are listed below.



ADCON0=0b10000001 means that AD conversion clock is set to Fosc/32 (for 20MHz crystal), Analog select channel channel 0, Go/done=0 for A/D conversion not in progress and A/D on bit is set to power up the ADC. ADCON1=0b10001001 means that the result format is right justified, AD channel 0 to channel 5 is on and channel 6,7 is used for digital I/O purpose. The result registers ADRESL and ADRESH are initially set to 0, "counter" variable acts as 1 second timer and "done\_anx" variables are used to ensure the conversion is done 1 time per second only.

```
while(true)
  {
     if(t==100)
     {
        counter+=1;
        t=0;
        done_an1=0;
        done_an2=0;
        done_an3=0;
        if(counter==7) counter=1; //reset
     }
     if(done_an1==0)
     {
     ADCON03=0;
     ADCON04=0;
     ADCON05=0;
     delay_ms(1); //wait the required acquisition time
     ADCON02=1;
     while(ADCON02==1);
     adc_value=ADRESL+256*ADRESH0+512*ADRESH1;
     sprintf(str_value,"%f",adc_value);
     fputs(str_value,A0);
     done an1=1;
     }
     if(counter%2==0)
     {
        if(done_an2==0)
```

```
{
      ADCON03=1;
      ADCON04=0;
      ADCON05=0;
      delay_ms(1); //wait the required acquisition time
      ADCON02=1;
      while(ADCON02==1);
      adc_value=ADRESL+256*ADRESH0+512*ADRESH1;
      sprintf(str_value,"%f",adc_value);
      fputs(str value,A1);
      done_an2=1;
}
if(counter%3==0)
{
   if(done_an3==0)
   {
      ADCON03=0;
      ADCON04=1;
      ADCON05=0;
      delay_ms(1); //wait the required acquisition time
      ADCON02=1;
     while(ADCON02==1);
      adc_value=ADRESL+256*ADRESH0+512*ADRESH1;
      sprintf(str_value,"%f",adc_value);
      fputs(str_value,A2);
      done_an3=1;
```

```
}
}
}
```

t=100 means that 1 second has passed, so it will increase the counter variable.

Because the lowest common multiple of 1, 2 and 3 seconds is 6, so after every 6 seconds, the loop works the same as the beginning at 1 second. Therefore, in order to reduce the value of counter variable, the program just needs to work 6 times in the while(true) loop.

```
if(done_an1==0)
{
   ADCON03=0;
   ADCON04=0;
   ADCON05=0;
   delay_ms(1); //wait the required acquisition time
   ADCON02=1;
   while(ADCON02==1);
```

```
adc_value=ADRESL+256*ADRESH0+512*ADRESH1;
sprintf(str_value,"%f",adc_value);
fputs(str_value,A0);
done_an1=1;
}
```

The "done\_anx" variables are used to check if the conversion is done, if it is done, it is set to 1 whereas if it isn't, it is set to 0. ADCON03, ADCON04 and ADCON05 are used to select the ADC channel. Value 0,0,0 means channel 0; 1,0,0 means channel 1 and 0,1,0 means channel 2 respectively. Next, a 1 second delay is performed as in the PIC16F87XA datasheet, it is required to wait for acquisition time. This is compulsory.

The conversion is then started with the GO/DONE bit (ADCON0 bit 2) set as 1. When the conversion is done, the 10 bit result can be extracted with adc\_value variable equals 8 bit in ADRESL register and 2 least significant bits in ADRESH as the result is right justified as we declared above. The result is then changed to text form in order to be put onto the virtual terminal with fputs() function. "Done\_anx" is then set to 1 to indicate that the conversion is finished.

The same principle applies for the AN1 channel and AN2 channel. The difference is that there are other conditions that need to be met which are whenever the counter variable is divisible to 2, it will read the AN1 channel and whenever the counter variable is divisible to 3, it will read the AN2 channel to ensure AN1 channel is read every 2 seconds and AN2 channel is read every 3 seconds.