

# **RC4580 Dual Audio Operational Amplifier**

## 1 Features

Operating voltage: ±2V to ±18V Low noise voltage: 0.8µVrms Gain bandwidth product: 12MHz Total harmonic distortion: 0.0005%

Slew rate: 5V/µs

Drop-in replacement for NJM4580

Pin and function compatible with LM833, NE5532, NJM4558/9, and NJM4560/2/5 devices

## 2 Applications

**Audio Preamplifiers** 

**Active Filters** 

**Headphone Amplifiers** 

**Industrial Measurement Equipment** 

## 3 Description

The RC4580 device is a dual operational amplifier that has been designed optimally for audio applications, such as improving tone control. The device offers low noise, high gain bandwidth, low harmonic distortion, and high output current designed for audio electronics, such as preamplifiers, active filters, and industrial measurement equipment. When high output current is required, the RC4580 device can be used as a headphone amplifier. Due to the wide operating supply voltage of the device, the RC4580 device can also be used in low-voltage applications.

**Package Information** 

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE(2)    |
|-------------|------------------------|-----------------|
|             | D (SOIC, 8)            | 3.9mm × 4.9mm   |
|             | P (PDIP, 8)            | 9.81mm × 9.43mm |
| RC4580      | PW (TSSOP, 8)          | 3.0mm × 4.4mm   |
|             | DGK (VSSOP, 8)         | 3.0mm × 3.0mm   |
|             | DDF (SOT-23, 8)        | 1.6mm × 2.9mm   |

- For all available packages, see Section 10.
- The package size (length × width) is a nominal value and includes pins, where applicable.



**Noninverting Amplifier Schematic** 



## **Table of Contents**

| 1 Features                           | 1              | 6.3 Feature Description                              | 8              |
|--------------------------------------|----------------|------------------------------------------------------|----------------|
| 2 Applications                       | 1              | 6.4 Device Functional Mode                           | 8              |
| 3 Description                        |                | 7 Application and Implementation                     | 9              |
| 4 Pin Configuration and Functions    | 3              | 7.1 Typical Application                              | <mark>9</mark> |
| 5 Specifications                     | 4              | 7.2 Power Supply Recommendations                     | 11             |
| 5.1 Absolute Maximum Ratings         |                | 7.3 Layout                                           | 11             |
| 5.2 ESD Ratings                      | 4              | 8 Device and Documentation Support                   | 13             |
| 5.3 Recommended Operating Conditions |                | 8.1 Receiving Notification of Documentation Updates. | 13             |
| 5.4 Thermal Information              | 4              | 8.2 Support Resources                                | 13             |
| 5.5 Electrical Characteristics       | <mark>5</mark> | 8.3 Trademarks                                       | 13             |
| 5.6 Operating Characteristics        | <u>5</u>       | 8.4 Electrostatic Discharge Caution                  | 13             |
| 5.7 Typical Characteristics          |                | 8.5 Glossary                                         |                |
| 6 Detailed Description               |                | 9 Revision History                                   |                |
| 6.1 Overview                         |                | 10 Mechanical, Packaging, and Orderable              |                |
| 6.2 Functional Block Diagram         | 8              | Information                                          | 13             |
| _                                    |                |                                                      |                |



# **4 Pin Configuration and Functions**



Figure 4-1. D, PW, and DGK Packages 8-Pin SOIC, TSSOP, and VSSOP (Top View)



Figure 4-2. DDF Package 8-Pin SOT-23 (Top View)

**Table 4-1. Pin Functions** 

| PIN               |         | 1/0 | DESCRIPTION        |  |  |  |
|-------------------|---------|-----|--------------------|--|--|--|
| NAME              | AME NO. |     |                    |  |  |  |
| 1IN+              | 3       | I   | Noninverting input |  |  |  |
| 1IN-              | 2       | I   | Inverting input    |  |  |  |
| 10UT              | 1       | 0   | Output             |  |  |  |
| 2IN+              | 5       | I   | Noninverting input |  |  |  |
| 2IN-              | 6       | I   | Inverting input    |  |  |  |
| 2OUT              | 7       | 0   | Output             |  |  |  |
| V <sub>CC+</sub>  | 8       | _   | Positive supply    |  |  |  |
| V <sub>CC</sub> - | 4       | _   | Negative supply    |  |  |  |



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                            | MIN | MAX | UNIT |
|------------------|----------------------------|-----|-----|------|
| V <sub>CC</sub>  | Supply voltage             |     | ±18 | V    |
| VI               | Input voltage (any input)  |     | ±15 | V    |
| V <sub>ID</sub>  | Differential input voltage |     | ±30 | V    |
| Io               | Output current             |     | ±50 | mA   |
| T <sub>A</sub>   | Ambient temperature range  | -40 | 125 | °C   |
| T <sub>stg</sub> | Storage temperature range  | -60 | 125 | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 5.2 ESD Ratings

|                           |                                                                             |                                                                                          | MIN  | MAX  | UNIT |
|---------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|
| V Electrodation discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 0                                                                                        | 1000 | V    |      |
| V <sub>(ESD)</sub>        | Electrostatic discharge                                                     | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0    | 1000 | V    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- 2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

## **5.3 Recommended Operating Conditions**

|                   |                                 | MIN   | MAX  | UNIT |
|-------------------|---------------------------------|-------|------|------|
| V <sub>CC+</sub>  | Supply voltage                  |       | 16   | V    |
| V <sub>CC</sub> - | Supply voltage                  |       | -16  | v    |
| V <sub>ICR</sub>  | Input common-mode voltage range | -13.5 | 13.5 | V    |
| T <sub>A</sub>    | Operating free-air temperature  | -40   | 125  | °C   |

## **5.4 Thermal Information**

|                       |                                              |             |             | RC4580        |                |                 |      |
|-----------------------|----------------------------------------------|-------------|-------------|---------------|----------------|-----------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D<br>(SOIC) | P<br>(PDIP) | PW<br>(TSSOP) | DGK<br>(VSSOP) | DDF<br>(SOT-23) | UNIT |
|                       |                                              | 8 PINS      | 8 PINS      | 8 PINS        | 8 PINS         | 8 PINS          |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 109         | 99.2        | 163           | 160.5          | 177.9           |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 55.7        | 78.8        | 38            | 70.2           | 96.5            |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 49          | 61.9        | 90.6          | 95.6           | 95.2            | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   |             | 44.8        | 1.3           | 8.8            | 9.5             | C/VV |
| ΨЈВ                   | Junction-to-board characterization parameter | 48.6        | 61.2        | 88.9          | 94.0           | 95.0            |      |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | _           | _           | _             | _              | _               |      |

(1) For more information about traditional and new thermal metrics, see the Semiconductor IC Package Thermal Metrics application note.

Product Folder Links: RC4580

## 5.5 Electrical Characteristics

 $V_{CC\pm}$  = ±15 V,  $T_A$  = -40°C to 125°C (unless otherwise noted)

|                  | PARAMETER                                       | TEST CONDITIONS                      | MIN | TYP   | MAX | UNIT |
|------------------|-------------------------------------------------|--------------------------------------|-----|-------|-----|------|
| V <sub>IO</sub>  | Input offset voltage                            | $R_S = < 10k\Omega$                  |     | 0.5   | 3   | mV   |
| I <sub>IO</sub>  | Input offset current                            |                                      |     | 5     | 200 | nA   |
| I <sub>IB</sub>  | Input bias current                              |                                      |     | 100   | 500 | nA   |
| A <sub>VD</sub>  | Large-signal differential voltage amplification | $R_L \ge 2k\Omega$ , $V_O = \pm 10V$ | 90  | 110   |     | dB   |
| V <sub>CM</sub>  | Output voltage swing                            | $R_L \ge 2k\Omega$                   | ±12 | ±13.5 |     | V    |
| V <sub>ICR</sub> | Common-mode input voltage                       |                                      | ±12 | ±13.5 |     | V    |
| CMRR             | Common-mode rejection ratio                     | $R_S \le 10k\Omega$                  | 80  | 110   |     | dB   |
| k <sub>SVR</sub> | Supply-voltage rejection ratio <sup>(1)</sup>   | $R_S \le 10k\Omega$                  | 80  | 110   |     | dB   |
| I <sub>CC</sub>  | Total supply current (all amplifiers)           |                                      |     | 6     | 9   | mA   |

(1) Measured with  $V_{CC\pm}$  varied simultaneously

## **5.6 Operating Characteristics**

 $V_{CC\pm}$  = ±15 V,  $T_A$  = -40°C to 125°C (unless otherwise noted)

|                | - , , , , (                    | ,                                                            |         |       |
|----------------|--------------------------------|--------------------------------------------------------------|---------|-------|
|                | PARAMETER                      | TEST CONDITIONS                                              | TYP     | UNIT  |
| SR             | Slew rate at unity gain        | $R_L \ge 2k\Omega$                                           | 5       | V/µs  |
| GBW            | Gain-bandwidth product         | f = 10kHz                                                    | 12      | MHz   |
| THD            | Total harmonic distortion      | $V_O = 5V$ , $R_L = 2k\Omega$ , $f = 1kHz$ , $A_{VD} = 20dB$ | 0.0005% |       |
| V <sub>n</sub> | Equivalent input noise voltage | RIAA, $R_S \le 2.2$ kΩ, 30kHz LPF                            | 0.8     | μVrms |

## **5.7 Typical Characteristics**



Figure 5-1. Maximum Output Voltage Swing vs Load Resistance



Figure 5-2. Maximum Ouput Voltage Swing vs Frequency









Figure 5-9. Maximum Output Voltage Swing vs Operating Voltage



Figure 5-10. Operating Current vs Operating Voltage



Figure 5-11. Total Harmonic Distortion vs Output Voltage



Figure 5-12. Voltage Gain, Phase vs Frequency

## **6 Detailed Description**

## 6.1 Overview

The RC4580 device is a dual operational amplifier that has been designed optimally for audio applications, such as improving tone control. The device offers low noise, high gain bandwidth, low harmonic distortion, and high output current. When high output current is required, the RC4580 device can be used as a headphone amplifier. Due to the wide operating supply voltage of the device, the RC4580 device can also be used in low-voltage applications.

## **6.2 Functional Block Diagram**



#### 6.3 Feature Description

#### 6.3.1 Unity-Gain Bandwidth

The unity-gain bandwidth is the frequency up to which an amplifier with a unity gain may be operated without greatly distorting the signal. The RC4580 device has a 12MHz unity-gain bandwidth.

#### 6.3.2 Common-Mode Rejection Ratio

The common-mode rejection ratio (CMRR) of an amplifier is a measure of how well the device rejects unwanted input signals common to both input leads. The CMRR is found by taking the ratio of the change in input offset voltage to the change in the input voltage, then converting to decibels. Ideally the CMRR is infinite, but in practice, amplifiers are designed to have the CMRR as high as possible. The CMRR of the RC4580 device is 110dB.

#### 6.3.3 Slew Rate

The slew rate is the rate at which an operational amplifier can change the op amp output when there is a change on the input. The RC4580 device has a 5V/µs slew rate.

#### **6.4 Device Functional Mode**

The RC4580 device is powered on when the supply is connected. Each device can operate as a single-supply operational amplifier or dual-supply amplifier depending on the application.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



## 7 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 7.1 Typical Application

Some applications require differential signals. Figure 7-1 shows a simple circuit to convert a single-ended input of 2V to 10V into differential output of  $\pm 8V$  on a single 15V supply. The output range is intentionally limited to maximize linearity. The circuit is composed of two amplifiers. One amplifier acts as a buffer and creates a voltage,  $V_{OUT+}$ . The second amplifier inverts the input and adds a reference voltage to generate  $V_{OUT-}$ . Both  $V_{OUT+}$  and  $V_{OUT-}$  range from 2V to 10V. The difference,  $V_{DIFF}$ , is the difference between  $V_{OUT+}$  and  $V_{OUT-}$ .



Figure 7-1. Schematic for Single-Ended Input to Differential Output Conversion

#### 7.1.1 Design Requirements

The design requirements are as follows:

Supply voltage: 15V
Reference voltage: 12V
Input: 2V to 10V
Output differential: ±8V

#### 7.1.2 Detailed Design Procedure

The circuit in Figure 7-1 takes a single-ended input signal,  $V_{IN}$ , and generates two output signals,  $V_{OUT+}$  and  $V_{OUT-}$  using two amplifiers and a reference voltage,  $V_{REF}$ .  $V_{OUT+}$  is the output of the first amplifier and is a buffered version of the input signal,  $V_{IN}$  (see Equation 1).  $V_{OUT-}$  is the output of the second amplifier which uses  $V_{REF}$  to add an offset voltage to  $V_{IN}$  and feedback to add inverting gain. The transfer function for  $V_{OUT-}$  is Equation 2.

$$V_{OUT+} = V_{IN} \tag{1}$$

$$V_{\text{OUT-}} = V_{\text{REF}} \times \left(\frac{R_4}{R_3 + R_4}\right) \times \left(1 + \frac{R_2}{R_1}\right) - V_{\text{IN}} \times \frac{R_2}{R_1}$$
(2)

The differential output signal,  $V_{DIFF}$ , is the difference between the two single-ended output signals,  $V_{OUT+}$  and  $V_{OUT-}$ . Equation 3 shows the transfer function for  $V_{DIFF}$ . By applying the conditions that  $R_1 = R_2$  and  $R_3 = R_4$ , the transfer function is simplified into Equation 6. Using this configuration, the maximum input signal is equal to the reference voltage and the maximum output of each amplifier is equal to the  $V_{REF}$ . The differential output range is  $2 \times V_{REF}$ . Furthermore, the common-mode voltage is one half of  $V_{REF}$  (see Equation 7).

$$V_{DIFF} = V_{OUT+} - V_{OUT-} = V_{IN} \times \left(1 + \frac{R_2}{R_1}\right) - V_{REF} \times \left(\frac{R_4}{R_3 + R_4}\right) \left(1 + \frac{R_2}{R_1}\right)$$
(3)

$$V_{OUT+} = V_{IN} \tag{4}$$

$$V_{OUT-} = V_{REF} - V_{IN}$$
 (5)

$$V_{DIFF} = 2 \times V_{IN} - V_{REF} \tag{6}$$

$$V_{cm} = \left(\frac{V_{OUT+} + V_{OUT-}}{2}\right) = \frac{1}{2}V_{REF}$$
(7)

## 7.1.2.1 Amplifier Selection

Linearity over the input range is key for good DC accuracy. The common-mode input range and the output swing limitations determine the linearity. In general, an amplifier with rail-to-rail input and output swing is required. Bandwidth is a key concern for this design. The RC4580 device has a bandwidth of 12MHz, therefore this circuit is only be able to process signals with frequencies of less than 12MHz.

## 7.1.2.2 Passive Component Selection

Because the transfer function of  $V_{OUT-}$  is heavily reliant on resistors ( $R_1$ ,  $R_2$ ,  $R_3$ , and  $R_4$ ), use resistors with low tolerances to maximize performance and minimize error. This design used resistors with resistance values of  $36k\Omega$  with tolerances measured to be within 2%. But, if the noise of the system is a key parameter, the user can select smaller resistance values ( $6k\Omega$  or lower) to keep the overall system noise low. This ensures that the noise from the resistors is lower than the amplifier noise.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

## 7.1.3 Application Curves

The measured transfer functions in Figure 7-2, Figure 7-3, and Figure 7-4 were generated by sweeping the input voltage from 0V to 12V. However, this design should only be used between 2V and 10V for optimum linearity.



## 7.2 Power Supply Recommendations

The RC4580 device is specified for operation over the range of ±2V to ±16V; many specifications apply from –40°C to 125°C. The *Typical Characteristics* section presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

#### **CAUTION**

Supply voltages outside of the ±18V range can permanently damage the device (see the *Absolute Maximum Ratings*).

Place 0.1µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high impedance power supplies. For more detailed information on bypass capacitor placement, refer to the *Layout Guidelines*.

#### 7.3 Layout

#### 7.3.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:



- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the operational
  amplifier. Bypass capacitors are used to reduce the coupled noise by providing low impedance power
  sources local to the analog circuitry.
  - Connect low-ESR, 0.1µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in *Layout Example*.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

#### 7.3.2 Layout Example



Figure 7-5. Operational Amplifier Schematic for Noninverting Configuration



Figure 7-6. Operational Amplifier Board Layout for Noninverting Configuration

Submit Document Feedback

## 8 Device and Documentation Support

## 8.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 8.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 8.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 8.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 9 Revision History

| C          | nanges from Revision D (November 2014) to Revision E (November 2024)                                                                                                                                                                                                                                                                                   | <b>'</b> age   |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| •          | Updated the numbering format for tables, figures, and cross-references throughout the document                                                                                                                                                                                                                                                         | 1              |
| •          | Added the P (PDIP, 8), DGK (VSSOP, 8), and DDF (SOT-23, 8) packages to the data sheet                                                                                                                                                                                                                                                                  | <mark>1</mark> |
| •          | Changed the slew rate value listed in the Slew Rate section from: 5V/ms to: 5V/µs to match the slew rate                                                                                                                                                                                                                                               |                |
|            | values listed in the Features section and Electrical Characteristics table                                                                                                                                                                                                                                                                             | <mark>8</mark> |
| •          | Deleted references to the Circuit Board Layout Techniques application note                                                                                                                                                                                                                                                                             | 11             |
| С          | hanges from Revision C (March 2004) to Revision D (November 2014)                                                                                                                                                                                                                                                                                      | age            |
| <u>c</u> . | Added Applications, Device Information table, Pin Functions table, Handling Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section  | 1              |
| <u>c</u> . | Added Applications, Device Information table, Pin Functions table, Handling Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. | 1              |

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

23-May-2025

www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins        | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|-----------------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)      | (2)           |                       |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |          |               |                       |                       |      | (4)           | (5)                |              |              |
| RC4580ID              | Obsolete | Production    | SOIC (D)   8          | -                     | -    | Call TI       | Call TI            | -40 to 125   | R4580I       |
| RC4580IDDFR           | Active   | Production    | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 4580F        |
| RC4580IDDFR.A         | Active   | Production    | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 4580F        |
| RC4580IDGKR           | Active   | Production    | VSSOP (DGK)   8       | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 4580         |
| RC4580IDGKR.A         | Active   | Production    | VSSOP (DGK)   8       | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 4580         |
| RC4580IDR             | Active   | Production    | SOIC (D)   8          | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | R4580I       |
| RC4580IDR.A           | Active   | Production    | SOIC (D)   8          | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | R4580I       |
| RC4580IP              | Active   | Production    | PDIP (P)   8          | 50   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type   | -40 to 125   | RC4580IP     |
| RC4580IP.A            | Active   | Production    | PDIP (P)   8          | 50   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type   | -40 to 125   | RC4580IP     |
| RC4580IPW             | Obsolete | Production    | TSSOP (PW)   8        | -                     | -    | Call TI       | Call TI            | -40 to 125   | R4580I       |
| RC4580IPWR            | Active   | Production    | TSSOP (PW)   8        | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | R4580I       |
| RC4580IPWR.A          | Active   | Production    | TSSOP (PW)   8        | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | R4580I       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF RC4580:

Automotive : RC4580-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 8-Jun-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| RC4580IDDFR | SOT-23-<br>THIN | DDF                | 8 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| RC4580IDGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| RC4580IDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| RC4580IPWR  | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 8-Jun-2025



#### \*All dimensions are nominal

| _ | till dillionononono di o mominiai |              |                 |      |      |             |            |             |
|---|-----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
|   | Device                            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|   | RC4580IDDFR                       | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
|   | RC4580IDGKR                       | VSSOP        | DGK             | 8    | 2500 | 356.0       | 356.0      | 35.0        |
|   | RC4580IDR                         | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| I | RC4580IPWR                        | TSSOP        | PW              | 8    | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 8-Jun-2025

## **TUBE**



## \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| RC4580IP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| RC4580IP.A | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |



PLASTIC SMALL OUTLINE



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



PLASTIC SMALL OUTLINE



- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.







## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.





- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.





- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated