### 4 SPI Interface

# 4.1 SPI Datagram Structure

The TMC2160 uses 40 bit SPI<sup>TM</sup> (Serial Peripheral Interface, SPI is Trademark of Motorola) datagrams for communication with a microcontroller. Microcontrollers which are equipped with hardware SPI are typically able to communicate using integer multiples of 8 bit. The NCS line of the device must be handled in a way, that it stays active (low) for the complete duration of the datagram transmission.

Each datagram sent to the device is composed of an address byte followed by four data bytes. This allows direct 32 bit data word communication with the register set. Each register is accessed via 32 data bits even if it uses less than 32 data bits.

For simplification, each register is specified by a one-byte address:

- For a read access the most significant bit of the address byte is 0.
- For a write access the most significant bit of the address byte is 1.

Most registers are write only registers, some can be read additionally, and there are also some read only registers.

| SPI DATAGRAM STRUCTURE                |                                    |                       |                                      |                        |  |  |  |  |  |
|---------------------------------------|------------------------------------|-----------------------|--------------------------------------|------------------------|--|--|--|--|--|
| MSB (transmitted first)               |                                    | 40 bit                |                                      | LSB (transmitted last) |  |  |  |  |  |
| 39                                    |                                    |                       |                                      | 0                      |  |  |  |  |  |
| → 8 bit address<br>← 8 bit SPI status | ← → 32 hit data                    |                       |                                      |                        |  |  |  |  |  |
| 39 32                                 |                                    | 31                    | 0                                    |                        |  |  |  |  |  |
| → to TMC2160                          |                                    |                       |                                      |                        |  |  |  |  |  |
| RW + 7 bit address                    | 8 bit data                         | 8 bit data 8 bit data |                                      | 8 bit data             |  |  |  |  |  |
| ← from TMC2160                        | o Dit uata                         | o Dit uata            | o Dit data                           | o DIL Gala             |  |  |  |  |  |
| 8 bit SPI status                      |                                    |                       |                                      |                        |  |  |  |  |  |
| 39 / 38 32                            | 31 24                              | 31 24 23 16 15 8      |                                      | 7 0                    |  |  |  |  |  |
| w 3832                                | 3128 2724                          | 2320 1916             | 1512 118                             | 74 30                  |  |  |  |  |  |
| 3 3 3 3 3 3 3 3<br>9 8 7 6 5 4 3 2    | 3 3 2 2 2 2 2 2<br>1 0 9 8 7 6 5 4 |                       | 1 1 1 1 1 1 1 9 8<br>5 4 3 2 1 0 9 8 | 7 6 5 4 3 2 1 0        |  |  |  |  |  |

### 4.1.1 Selection of Write / Read (WRITE\_notREAD)

The read and write selection is controlled by the MSB of the address byte (bit 39 of the SPI datagram). This bit is 0 for read access and 1 for write access. So, the bit named W is a WRITE\_notREAD control bit. The active high write bit is the MSB of the address byte. So, 0x80 has to be added to the address for a write access. The SPI interface always delivers data back to the master, independent of the W bit. The data transferred back is the data read from the address which was transmitted with the *previous* datagram, if the previous access was a read access. If the previous access was a write access, then the data read back mirrors the previously received write data. So, the difference between a read and a write access is that the read access does not transfer data to the addressed register but it transfers the address only and its 32 data bits are dummies, and, further the following read or write access delivers back the data read from the address transmitted in the preceding read cycle.

A read access request datagram uses dummy write data. Read data is transferred back to the master with the subsequent read or write access. Hence, reading multiple registers can be done in a pipelined fashion.

Whenever data is read from or written to the TMC2160, the MSBs delivered back contain the SPI status, SPI\_STATUS, a number of eight selected status bits.

#### Example:

For a read access to the register (XACTUAL) with the address 0x21, the address byte has to be set to 0x21 in the access preceding the read access. For a write access to the register (IHOLD\_IRUN), the address byte has to be set to 0x80 + 0x10 = 0x90. For read access, the data bit might have any value (-). So, one can set them to 0.

| action                        | data sent to TMC2160 | data received from TMC2160 |  |  |  |
|-------------------------------|----------------------|----------------------------|--|--|--|
| read <i>TSTEP</i>             | → 0x1200000000       | ← 0xSS & unused data       |  |  |  |
| read <i>TSTEP</i>             | → 0x1200000000       | ← 0xSS & TSTEP             |  |  |  |
| write IHOLD_IRUN:= 0x00011F10 | → 0xA700ABCDEF       | ← 0xSS & TSTEP             |  |  |  |
| write IHOLD_IRUN:= 0x00021807 | → 0xA700123456       | ← 0xSS00011F10             |  |  |  |

<sup>\*)</sup> S: is a placeholder for the status bits SPI\_STATUS

### 4.1.2 SPI Status Bits Transferred with Each Datagram Read Back

New status information becomes latched at the end of each access and is available with the next SPI transfer.

| SPI_STATUS - status flags transmitted with each SPI access in bits 39 to 32 |              |                                                                           |  |  |
|-----------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------|--|--|
| Bit                                                                         | Name         | Comment                                                                   |  |  |
| 7                                                                           | Unused       | Ignore this bit                                                           |  |  |
| 6                                                                           | Unused       | Ignore this bit                                                           |  |  |
| 5                                                                           | Unused       | Ignore this bit                                                           |  |  |
| 4                                                                           | Unused       | Ignore this bit                                                           |  |  |
| 3                                                                           | standstill   | DRV_STATUS[31] - 1: Signals motor stand still                             |  |  |
| 2                                                                           | sg2          | DRV_STATUS[24] - 1: Signals stallGuard flag active                        |  |  |
| 1                                                                           | driver_error | GSTAT[1] - 1: Signals driver 1 driver error (clear by reading GSTAT)      |  |  |
| 0                                                                           | reset_flag   | GSTAT[0] - 1: Signals, that a reset has occurred (clear by reading GSTAT) |  |  |

### 4.1.3 Data Alignment

All data are right aligned. Some registers represent unsigned (positive) values, some represent integer values (signed) as two's complement numbers, single bits or groups of bits are represented as single bits respectively as integer groups.

### 4.2 SPI Signals

The SPI bus on the TMC2160 has four signals:

- SCK bus clock input
- SDI serial data input
- SDO serial data output
- CSN chip select input (active low)

The slave is enabled for an SPI transaction by a low on the chip select input CSN. Bit transfer is synchronous to the bus clock SCK, with the slave latching the data from SDI on the rising edge of SCK and driving data to SDO following the falling edge. The most significant bit is sent first. A minimum of 40 SCK clock cycles is required for a bus transaction with the TMC2160.

If more than 40 clocks are driven, the additional bits shifted into SDI are shifted out on SDO after a 40-clock delay through an internal shift register. This can be used for daisy chaining multiple chips.

CSN must be low during the whole bus transaction. When CSN goes high, the contents of the internal shift register are latched into the internal control register and recognized as a command from the master to the slave. If more than 40 bits are sent, only the last 40 bits received before the rising edge of CSN are recognized as the command.

# 4.3 Timing

The SPI interface is synchronized to the internal system clock, which limits the SPI bus clock SCK to half of the system clock frequency. If the system clock is based on the on-chip oscillator, an additional 10% safety margin must be used to ensure reliable data transmission. All SPI inputs as well as the ENN input are internally filtered to avoid triggering on pulses shorter than 20ns. Figure 4.1 shows the timing parameters of an SPI bus transaction, and the table below specifies their values.



Figure 4.1 SPI timing

Hint
Usually this SPI timing is referred to as SPI MODE 3

| SPI interface timing                             | AC-Characteristics             |                                                                                                       |                     |                        |                      |      |  |
|--------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------|---------------------|------------------------|----------------------|------|--|
|                                                  | clock period: t <sub>CLK</sub> |                                                                                                       |                     |                        |                      |      |  |
| Parameter                                        | Symbol                         | Conditions                                                                                            | Min                 | Тур                    | Max                  | Unit |  |
| SCK valid before or after change of CSN          | t <sub>CC</sub>                |                                                                                                       | 10                  |                        |                      | ns   |  |
| CSN high time                                    | t <sub>CSH</sub>               | *) Min time is for<br>synchronous CLK<br>with SCK high one<br>t <sub>CH</sub> before CSN high<br>only | t <sub>CLK</sub> *) | >2t <sub>CLK</sub> +10 |                      | ns   |  |
| SCK low time                                     | t <sub>CL</sub>                | *) Min time is for<br>synchronous CLK<br>only                                                         | t <sub>CLK</sub> *) | >t <sub>CLK</sub> +10  |                      | ns   |  |
| SCK high time                                    | t <sub>CH</sub>                | *) Min time is for<br>synchronous CLK<br>only                                                         | t <sub>CLK</sub> *) | >t <sub>CLK</sub> +10  |                      | ns   |  |
| SCK frequency using internal clock               | f <sub>SCK</sub>               | assumes minimum OSC frequency                                                                         |                     |                        | 4                    | MHz  |  |
| SCK frequency using external 16MHz clock         | f <sub>SCK</sub>               | assumes<br>synchronous CLK                                                                            |                     |                        | 8                    | MHz  |  |
| SDI setup time before rising edge of SCK         | t <sub>DU</sub>                |                                                                                                       | 10                  |                        |                      | ns   |  |
| SDI hold time after rising edge of SCK           | t <sub>DH</sub>                |                                                                                                       | 10                  |                        |                      | ns   |  |
| Data out valid time after falling SCK clock edge | t <sub>DO</sub>                | no capacitive load on SDO                                                                             |                     |                        | t <sub>FILT</sub> +5 | ns   |  |
| SDI, SCK and CSN filter delay time               | t <sub>FILT</sub>              | rising and falling edge                                                                               | 12                  | 20                     | 30                   | ns   |  |