

#### Politecnico di Torino

Collegio di Elettronica, Telecomunicazioni e Fisica

# Report for the course Integrated Systems Architecture

Master degree in Electrical Engineering

Group: 26

Names: Cafarella Mattia S319924, Ferrero Mattia S320119, Alipour Saman S307980, Pourreza Payam S299859

Signature 1: Cafwella Millin

Signature 2: Mattin Zerroro

Signature 3: Samen Ali Paur

Signature 4: Rayrafawa

Signing this document the authors declare that, the contents and organization of this report consitute their own original work and do not compromise in any way the rights of third parties.

# Contents

| Ĺ | Lab | 1: de  | sign and implementation of a digital filter |
|---|-----|--------|---------------------------------------------|
|   | 1.1 | Refere | ence model development                      |
|   |     | 1.1.1  | Matlab model                                |
|   |     | 1.1.2  | C model and THD                             |
|   |     | 1.1.3  | Explanations, comparisons and comments      |
|   | 1.2 | VLSI   | implementation                              |
|   |     | 1.2.1  | Architecture                                |
|   |     | 1.2.2  | Logic synthesis                             |
|   |     | 1.2.3  | Place and route                             |
|   |     | 1.2.4  | Explanations, comparisons and comments      |
|   | 1.3 | Advar  | nced architecture development               |
|   |     | 1.3.1  | Logic synthesis                             |
|   |     | 1.3.2  | Place and route                             |
|   |     | 1.3.3  | Explanations, comparisons and comments      |

### **CHAPTER 1**

# Lab 1: design and implementation of a digital filter

## 1.1 Reference model development

According to the formulas given to us to calculate the specifications of the filter, we know that

- Even group number  $\Rightarrow p = 1 \Rightarrow FIR$  filter
- $x = 8 \ (Pourreza) \Rightarrow N = 2^p \cdot (x \mod 2) + 6 \cdot p = 8$
- $y = 7 (Ferrero) \Rightarrow n_b = y \mod 7 + 8 = 8$

#### 1.1.1 Matlab model

According to the previous calculation, we are tasked with creating a 8-bit structured FIR filter with an architecture of order 8th. The specified cut-off frequency is 2 kHz. The filter is constructed using Matlab, and the frequency response of the filter is shown in Figure 1.1.



Figure 1.1: The image show the input wave (x1,x2) and the combined form (x) with frequency of 500 Hz and 3.5 kHz and the output from the filter (y)

The coefficients of the filter have one bit for the integer part and  $n_b - 1 = 7$  bits for the fractional part. They correspond to the integer values shown in Table 1.1.

Table 1.1: Filter's coefficients

| float value | integer value                                                 |
|-------------|---------------------------------------------------------------|
| 0           | 0                                                             |
| 0.0234      | 3                                                             |
| 0.1094      | 14                                                            |
| 0.2188      | 28                                                            |
| 0.2656      | 34                                                            |
| 0.2188      | 28                                                            |
| 0.1094      | 14                                                            |
| 0.0234      | 3                                                             |
| 0           | 0                                                             |
|             | 0<br>0.0234<br>0.1094<br>0.2188<br>0.2656<br>0.2188<br>0.1094 |

#### 1.1.2 C model and THD

The number of bits after each multiplication is 14 and the THD is -39.58 dB.



Figure 1.2: Total harmonic distortion of the filter from Matlab

#### 1.1.3 Explanations, comparisons and comments

As it can be observed, the coefficients obtained as the result of the matlab and c simulations are very similar. The Matlab results are a little wider than C results but they have the same behaviour, as shown in the figure 1.3 below:



Figure 1.3: The image show the results obtained from Matlab, in blue, and from C code, in red.

# 1.2 VLSI implementation

#### 1.2.1 Architecture

The architecture of the filter is shown in Figure 1.4



Figure 1.4: Architecture of FIR filter

To create the architecture we wrote the following VHDL code:

Listing 1.1: VHDL code

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
entity myfir is
port
  DIN
        : in signed(7 downto 0);
 DOUT : out signed(7 downto 0);
        : in signed (7 downto 0);
        : in signed (7 downto 0);
  B2
       : in signed (7 downto 0);
  B3
        : in signed (7 \text{ downto } 0);
  B4
        : in
              signed (7 downto 0);
        : in signed (7 downto 0);
  B5
       : in signed (7 downto 0);
  B6
      : in signed (7 downto 0);
  B8
       : in signed (7 downto 0);
  VIN
        : in std_logic;
 VOUT : out std_logic;
RST_n : in std_logic;
      : in std_logic
  CLK
end myfir;
architecture behavior of myfir is
  signal DIN_in : signed(7 downto 0);
  signal x1,x2,x3,x4,x5,x6,x7,x8 : signed(7 downto 0);
  signal m0,m1,m2,m3,m4,m5,m6,m7,m8 : signed(15 downto 0);
  signal n0, n1, n2, n3, n4, n5, n6, n7 : signed(7 downto 0);
  begin
  m0 \le DIN_in * B0;
  m1 <= x1 \quad * B1;
  m2 \le x2 * B2;
  m3 \le x3 * B3;
  m4 \le x4 * B4;
  m5 \le x5 * B5;
            * B6;
  m6 \le x6
  m7 \le x7 * B7;
  m8 \le x8 * B8;
  n0 \le m0(14 \text{ downto } 7) + m1(14 \text{ downto } 7);
            + m2(14 downto 7);
  n1 \le n0
  n2 \le n1
                 + m3(14 downto 7);
                + m4(14 downto 7);
  n3 \le n2
                 + m5(14 downto 7);
  n4 \le n3
                + m6(14 downto 7);
  n5 \le n4
  n6 \le n5
                + m7(14 downto 7);
  n7 \le n6
                + m8(14 downto 7);
  shift_register : process (CLK, DIN)
  begin
    if CLK'event and CLK = '1' then
```

```
if VIN = '1' then
        DIN_{-in} \le DIN;
        x8 <= x7;
        x7 <= x6;
        x6 <= x5;
        x5 <= x4;
        x4 \le x3;
        x3 \ll x2;
        x2 <= x1;
        x1 \le DIN;
        DOUT \le n7;
        VOUT <= '1';
      else
        VOUT \le '0';
      end if;
      if RST_n = '0' then
        DIN_{-}in <= to_{-}signed(0,8);
        x8 <=
                   to_signed(0 ,8);
        x7 <=
                   to_signed(0,8);
        x6 <=
                   to_signed(0,8);
                   to_signed(0 ,8);
        x5 <=
                   to_signed(0 ,8);
        x4 <=
                   to_signed(0,8);
        x3 <=
        x2 <=
                   to_signed(0,8);
        x1 <=
                   to_signed(0,8);
        \mathrm{DOUT} \mathrel{<=}
                   to_signed(0,8);
        VOUT <= '0';
      end if;
    end if;
 end process shift_register;
end behavior;
```

#### Simulation

To process all the samples the simulation lasts 1030 ns. A snapshot from 0 ns to 82 ns is shown in Figure 1.5 to highlight the behaviour of the filter when VIN moves from 0 to 1 and viceversa.



Figure 1.5: Simulation of the FIR filter when VIN moves from 0 to 1 and viceversa

As we can see from the table 1.2 result for both C program and VHDL are the same and it means VHDL work correctly.

| С   | VHDL |
|-----|------|
| 0   | 0    |
| 0   | 0    |
| 1   | 1    |
| 6   | 6    |
| 13  | 13   |
| 21  | 21   |
| 33  | 33   |
| 42  | 42   |
| 50  | 50   |
| 54  | 54   |
|     | •••  |
| -49 | -49  |
| -56 | -56  |
| -60 | -60  |
| -56 | -56  |
| -49 | -49  |
| -37 | -37  |
| -21 | -21  |
| -4  | -4   |
| 12  | 12   |
| 30  | 30   |
| 41  | 41   |
| ••• |      |
| 50  | 50   |
| 42  | 42   |
| 31  | 31   |
| 13  | 13   |
| -3  | -3   |
| -20 | -20  |
| -36 | -36  |
| -48 | -48  |
| -56 | -56  |
| -60 | -60  |
| -56 | -56  |

Table 1.2: Basic filter and C result

### 1.2.2 Logic synthesis

Reports showing slack met and power consumption are shown below. Results of the synthesis are shown in Table 1.3.

Table 1.3: This table describe the behaviour of the system: A is the area, P is the power consumption and T is the simulation time.

$$f_M = 393.7 \text{ MHz}$$
 | A = 2961.6 nm<sup>2</sup> | P = 1836  $\mu W$  | T = 1030 ns  $f_M/2 = 196.8 \text{ MHz}$  | A = 2922.2 nm<sup>2</sup> | P = 917  $\mu W$  | T = 2060 ns

Table 1.4: This table describe the system at which we have applied clock gating: A is the area, P is the power consumption and T is the simulation time.

$$f_M = 393.7 \text{ MHz}$$
 | A = 3025.5 nm<sup>2</sup> | P = 1949  $\mu W$  | T = 973.6 ns  $f_M/2 = 196.8 \text{ MHz}$  | A = 2842.7 nm<sup>2</sup> | P = 886  $\mu W$  | T = 1946.8 ns

#### 1.2.3 Place and route

Snapshots showing no timing violation (timeDesign Summary table for both setup and hold modes) and power consumption are shown in Figures 1.6, 1.7 and 1.8.



Figure 1.6: Setup Time



Figure 1.7: Hold Time

| Total Internal Power: 6               | 0.0000000  | 0.0000%            |         |           |                   |
|---------------------------------------|------------|--------------------|---------|-----------|-------------------|
| Total Switching Power:                | 0.33205789 | 100.0000%          |         |           |                   |
| Total Leakage Power: 0                | 0.00000000 | 0.0000%            |         |           |                   |
| Total Leakage Power: 6 Total Power: 6 | 3.33205789 |                    |         |           |                   |
|                                       |            |                    |         |           |                   |
| Group                                 | Internal   | Switching          | Leakage | Total     | Percentage        |
|                                       |            | Power              |         |           |                   |
| Sequential                            | 0          | 0.03439            | 0       | 0.03439   | 10.36             |
| Macro                                 | 0          | 0.03439<br>0       | 0       | 0         | Θ                 |
| 10                                    | Θ          | Θ                  | Θ       | Θ         | Θ                 |
| Combinational                         | Θ          | 0.2842             | 0       | 0.2842    | 85.58             |
| Clock (Combinational)                 | Θ          | 0.0003765          | 0       | 0.0003765 | 0.1134            |
| Clock (Sequential)                    | 0          | 0.01313            | 0       | 0.01313   | 3.955             |
| Total                                 |            | 0.3321             |         | 0.3321    |                   |
|                                       |            |                    |         |           |                   |
|                                       |            | Switching<br>Power |         |           | Percentage<br>(%) |
| MY_CLOCK                              |            | 0.01351            |         |           |                   |
| Total (excluding duplicates)          |            |                    |         |           |                   |

Figure 1.8: Power

Results of the place and route are shown in Table 1.5.

Table 1.5: Caption for my table: A is the area, P is the power consumption and T is the simulation time.

$$f_M/2 = 196.8 \text{ MHz} \mid A = 2835.3 \ nm^2 \mid P = 332.1 \ \mu W \mid T = 1946.8 \text{ ns}$$

#### 1.2.4 Explanations, comparisons and comments

As it can be observed from the table 1.4 and the table 1.5 the values are quite similar but we have a reduction in power by doing the place and route and also the area reduces slightly.

# 1.3 Advanced architecture development

By incorporating both pipelining and unfolding techniques into the filter design, we successfully obtained the following formulas, figure 1.9 and figure 1.10:

```
y[3k] = b0 \cdot x[3k] + b1 \cdot x[3k-1] + b2 \cdot x[3k-2] + b3 \cdot x[3k-3] + b4 \cdot x[3k-4] + b5 \cdot x[3k-5] + b6 \cdot x[3k-6] + b7 \cdot x[3k-7] + b8 \cdot x[3k-8] \\ y[3k+1] = b0 \cdot x[3k+1] + b1 \cdot x[3k] + b2 \cdot x[3k-1] + b3 \cdot x[3k-2] + b4 \cdot x[3k-3] + b5 \cdot x[3k-4] + b6 \cdot x[3k-5] + b7 \cdot x[3k-6] + b8 \cdot x[3k-7] \\ y[3k+2] = b0 \cdot x[3k+2] + b1 \cdot x[3k+1] + b2 \cdot x[3k] + b3 \cdot x[3k-1] + b4 \cdot x[3k-2] + b5 \cdot x[3k-3] + b6 \cdot x[3k-4] + b7 \cdot x[3k-5] + b8 \cdot x[3k-6]
```

Figure 1.9: Unfolding formula

```
y[3k] = b0 \cdot x[3k-3] + b1 \cdot x[3k-4] + b2 \cdot x[3k-5] + b3 \cdot x[3k-6] + b4 \cdot x[3k-7] + b5 \cdot x[3k-8] + b6 \cdot x[3k-9] + b7 \cdot x[3k-10] + b8 \cdot x[3k-11] \\ y[3k+1] = b0 \cdot x[3k-2] + b1 \cdot x[3k-3] + b2 \cdot x[3k-4] + b3 \cdot x[3k-5] + b4 \cdot x[3k-6] + b5 \cdot x[3k-7] + b6 \cdot x[3k-8] + b7 \cdot x[3k-9] + b8 \cdot x[3k-10] \\ y[3k+2] = b0 \cdot x[3k-1] + b1 \cdot x[3k-2] + b2 \cdot x[3k-3] + b3 \cdot x[3k-4] + b4 \cdot x[3k-5] + b5 \cdot x[3k-6] + b6 \cdot x[3k-7] + b7 \cdot x[3k-8] + b8 \cdot x[3k-9]
```

Figure 1.10: Pipeline formula

The architecture of the designed advance filter can be seen in 1.11:



Figure 1.11: Architecture of the advanced FIR filter

By clock period of 100 ns it takes 13250 ns to process all samples. A snapshot from simulation of the advance FIR filter shows the behaviour of the filter. This snapshot is shown in 1.12.



Figure 1.12: Advance architecure simulation

| С   | VHDL |
|-----|------|
| 0   | 0    |
| 0   | 0    |
| 1   | 1    |
| 6   | 6    |
| 13  | 13   |
| 21  | 21   |
| 33  | 33   |
| 42  | 42   |
| 50  | 50   |
| 54  | 54   |
| ••• |      |
| -49 | -49  |
| -56 | -56  |
| -60 | -60  |
| -56 | -56  |
| -49 | -49  |
| -37 | -37  |
| -21 | -21  |
| -4  | -4   |
| 12  | 12   |
| 30  | 30   |
| 41  | 41   |
| ••• |      |
| 50  | 50   |
| 42  | 42   |
| 31  | 31   |
| 13  | 13   |
| -3  | -3   |
| -20 | -20  |
| -36 | -36  |
| -48 | -48  |
| -56 | -56  |
| -60 | -60  |
| -56 | -56  |

Table 1.6: Advance filter and C result

As we can see from table 1.6 the result of the C program and the advance FIR filter report equal results and this means that our filter is working properly.

#### 1.3.1 Logic synthesis

By running the synthesizer and gradually extending the clock period from zero, the slack reaches zero at 1.40 ns, resulting in a maximum frequency of 714.29 MHz. Figures 1.13, 1.14 and 1.15 illustrate slack met, area, and power consumption.

| <pre>clock MY_CLOCK (rise edge) clock network delay (ideal) clock uncertainty Mul_result_3K_0_b_reg[6][6]/CK (DFF_X1) library setup time data required time</pre> | 1.40<br>0.00<br>-0.07<br>0.00<br>-0.04 | 1.40<br>1.40<br>1.33<br>1.33 r<br>1.29<br>1.29 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------------|
| data required time data arrival time                                                                                                                              |                                        | 1.29<br>-1.29                                  |
| slack (MET)                                                                                                                                                       |                                        | 0.00                                           |

Figure 1.13: Summary of Timing Report utilizing the Maximum Frequency achievable

| Number of ports:            | 1612                                    |
|-----------------------------|-----------------------------------------|
| Number of nets:             | 8783                                    |
| Number of cells:            | 6837                                    |
| Number of combinational cel | ls: 6431                                |
| Number of sequential cells: | 331                                     |
| Number of macros/black boxe | s: 0                                    |
| Number of buf/inv:          | 1182                                    |
| Number of references:       | 66                                      |
|                             |                                         |
| Combinational area:         | 8950.634020                             |
| Buf/Inv area:               | 684.418002                              |
| Noncombinational area:      | 1496.781946                             |
| Macro/Black Box area:       | 0.000000                                |
| Net Interconnect area:      | undefined (Wire load has zero net area) |
| Total cell area:            | 10447.415966                            |

Figure 1.14: Summary of Area Report utilizing the Maximum Frequency achievable

```
Global Operating Voltage = 1.1
Power-specific unit information :
   Voltage Units = 1V
   Capacitance Units = 1.000000ff
   Time Units = 1ns
   Dynamic Power Units = 1uW
                                 (derived from V,C,T units)
   Leakage Power Units = 1nW
 Cell Internal Power =
                           1.2057 mW
                                       (56%)
 Net Switching Power = 961.7158 uW
                                       (44%)
Total Dynamic Power
                       = 2.1675 mW
                                      (100%)
Cell Leakage Power
                       = 234.3583 uW
                 Internal
                                  Switching
                                                       Leakage
                                                                          Total
Power Group
                                                                          Power
                                                                                           ) Attrs
                 Power
                                  Power
                                                       Power
                                     0.0000
io_pad
                   0.0000
                                                       0.0000
                                                                          0.0000
                                                                                      0.00%)
                                     0.0000
                   0.0000
                                                       0.0000
                                                                          0.0000
                                                                                      0.00%)
memory
black_box
                  0.0000
                                     0.0000
                                                       0.0000
                                                                          0.0000
                                                                                      0.00%)
                  0.0000
                                     0.0000
                                                                          0.0000
clock_network
                                                       0.0000
                                                                                      0.00%)
                 334.5500
                                    46.0288
                                                                        406.6318
                                                                                     16.93%)
                                                   2.6053e+04
register
                   0.0000
                                                       0.0000
                                                                                      0.00%)
sequential
                                     0.0000
                                                                          0.0000
                                                    2.0831e+05
combinational
                 871.1861
                                   915.6873
                                                                      1.9952e+03
                                                                                     83.07%)
              1.2057e+03 uW
                                                                      2.4018e+03 uW
                                                   2.3436e+05 nW
Total
                                   961.7161 uW
```

Figure 1.15: Summary of Power Report utilizing the Maximum Frequency achievable

#### 1.3.2 Place and route

As we can see from figure 1.17 and figure 1.16 the timeDesign summary both for hold and setup modes show no timing violation. The power consumption is also shown in figure 1.18.

| Setup mode              | 1               | all                | reg2    | 2reg                       | default                           | 1              |
|-------------------------|-----------------|--------------------|---------|----------------------------|-----------------------------------|----------------|
| TNS (r<br>Violating Pat | ns):  0<br>ths: | 0.000   0.000   0. |         | 0.142<br>0.000<br>0<br>354 | - <del>+</del><br> <br> <br> <br> |                |
| +<br>                   |                 |                    |         |                            |                                   |                |
| DRVs +                  | Nr nets(terms)  |                    | <br>ms) | H<br>  Wors                | +<br>st Vio                       | Nr nets(terms) |
|                         |                 |                    |         | <br>  0.                   | .000                              | 0 (0)          |
|                         |                 |                    |         | 0.000                      |                                   | 0 (0)          |
|                         |                 |                    | 1 0     |                            | 0                                 | 0 (0)          |
| max_length   0 (0)      |                 |                    |         | 0  <br>+                   |                                   | 0 (0)          |

Figure 1.16: timeDesign summary table for setup

| timeDesign Summary                                                |                            |                                  |                                |  |  |  |  |  |
|-------------------------------------------------------------------|----------------------------|----------------------------------|--------------------------------|--|--|--|--|--|
| +                                                                 | all                        | reg2reg                          | default                        |  |  |  |  |  |
| WNS (ns): <br>  TNS (ns): <br>  Violating Paths: <br>  All Paths: | 0.112<br>0.000<br>0<br>330 | 0.112  <br>0.000  <br>0  <br>330 | 0.000  <br>0.000  <br>0  <br>0 |  |  |  |  |  |
| Density: 58.150% (100.000% with Fillers)                          |                            |                                  |                                |  |  |  |  |  |

Figure 1.17: timeDesign summary table for hold

| Total Internal Power:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Total Power                                     |                         |                             |                               |                            |                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------|-----------------------------|-------------------------------|----------------------------|--------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Total Switching Power: 0 Total Leakage Power: 0 | .87516671<br>.22548207  | 38.297                      | 7%                            |                            |                          |
| Macro         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0 <td>Group</td> <td></td> <td>_</td> <td>_</td> <td></td> <td></td> | Group                                           |                         | _                           | _                             |                            |                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Macro IO Combinational Clock (Combinational)    | 0<br>0.7279<br>0.008214 | 0<br>0<br>0.7312<br>0.08293 | 0<br>0<br>0.1993<br>0.0001529 | 0<br>0<br>1.658<br>0.09129 | 0<br>0<br>72.57<br>3.995 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Total                                           | 1.185                   | 0.8752                      | 0.2255                        | 2.285                      | 100                      |
| Clock Internal Switching Leakage Total Percentage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Rail Voltage                                    |                         | _                           | _                             |                            |                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | VDD 1.1                                         | 1.185                   | 0.8752                      | 0.2255                        | 2.285                      | 100                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Clock                                           |                         |                             |                               |                            |                          |
| MY_CLOCK 0.008214 0.08293 0.0001529 0.09129 3.995                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | MY_CLOCK                                        | 0.008214                | 0.08293                     | 0.0001529                     | 0.09129                    | 3.995                    |
| Total (excluding duplicates) 0.008214 0.08293 0.0001529 0.09129 3.995                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Total (excluding duplicates)                    | 0.008214                | 0.08293                     | 0.0001529                     | 0.09129                    | 3.995                    |

Figure 1.18: Summary of Power Report after place and route

#### 1.3.3 Explanations, comparisons and comments

From what we can see from the figure 1.13 and consequentially the maximum frequency achievable by the new parallelized and pipelined circuit. The new achieved speed is thanks to the new design that as expected also increases the power required to operate as we can see in figure 1.15. Another penalizing factor is the increase in area due to the additional gates used, because of this the new design comes up to be more than 3.5 times larger than the original design as we can see in figure 1.14. After we processes the code inside Innovus we got very similar results to the previous simulations. As we can see in figure 1.18 the power consumption decreases from 2.4  $\mu W$  to 2.28  $\mu W$  due to the improved accurateness of Innovus.