

# SSW101B Single-chip IEEE 802.11b/g/n 1T1R Wireless Network Controller with USB Interface

**Data Sheet Version 1.3** 





© 2019 SigmaStar Technology Corp. All rights reserved.

SigmaStar Technology makes no representations or warranties including, for example but not limited to, warranties of merchantability, fitness for a particular purpose, non-infringement of any intellectual property right or the accuracy or completeness of this document, and reserves the right to make changes without further notice to any products herein to improve reliability, function or design. No responsibility is assumed by SigmaStar Technology arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.

SigmaStar is a trademark of SigmaStar Technology Corp. Other trademarks or names herein are only for identification purposes only and owned by their respective owners.



#### **REVISION HISTORY**

| <b>Revision No.</b> | Description                                                   | Date       |
|---------------------|---------------------------------------------------------------|------------|
| 1.0                 | Initial release                                               | 12/21/2018 |
| 1.1                 | Updated GPIO maximum current in DC Electrical Characteristics | 05/05/2019 |
| 1.2                 | Updated Block Diagram                                         | 10/14/2019 |
| 1.3                 | Updated for clarity                                           | 11/20/2019 |





#### 1. OVERVIEW

#### 1.1. General Description

The SSW101B is a highly integrated Wi-Fi single chip which includes one spatial stream transmission, short guard interval (400ns GI), and transmission over 20MHz and 40MHz bandwidth. SSW101B fully supports all data rates of IEEE 802.11b, 802.11g, and 802.11n. SSW101B WLAN MAC supports 802.11e for multimedia applications, 802.11i security, and 802.11n for enhanced MAC protocol efficiency. Frame aggregation techniques such as A-MPDU are also supported for improving throughput performance. The SSW101B is designed to support standard based features in the areas of security, being fully compatible with WiFi- Alliance, WMM, WPS and P2P specifications, giving end users the greatest performance any time and in any circumstance.

#### 1.2. Block Diagram



Figure 1: SSW101B Block Diagram



#### 1.3. SSW101B Feature List

- IEEE 802.11 b/g/n/e/i/n/w client
- Embedded high-performance 32-bit RISC microprocessor speed up to 150MHz
- Highly integrated RF with 40nm CMOS technology
- WLAM MAC, a 1T1R capable WLAN baseband, and WLAN RF in a single chip
- Integrated PA, LNA, Balun and T/R switch
- · Support A-MPDU transmit and receive for throughput improvement
- Support A-MSDU reception
- Support STBC stream reception
- Support Short-GI of 802.11n
- Supports both 20MHz and 40MHz bandwidth transmission
- 4x4mm<sup>2</sup>, 28pin QFN package
- Security support Hardware Crypto Engine for Advanced Fast Security, Including WEP, TKIP, AES and 802.11w
- USB device interface speed up to 480Mbps
- Supports STA and AP mode
- Support 24.0MHz crystal as default with internal oscillator
- Auto-calibration



#### 2. PIN INFORMATION



Figure 2: SSW101B Pin Map (Top View)



# 2.2. Pin Table

| Pin<br>Number | Pin Name  | Туре   | Pin Description                                                                                                                                                        |
|---------------|-----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Test          |           |        |                                                                                                                                                                        |
| 1             | АТВ       | Output | test pin                                                                                                                                                               |
| 18            | TEST_MODE | Input  | Test mode selection, let it floating in normal mode.                                                                                                                   |
| USB interfa   | ce        |        |                                                                                                                                                                        |
| 10            | DP        | I/O    | USB2.0 DP                                                                                                                                                              |
| 11            | DM        | I/O    | USB2.0 DM                                                                                                                                                              |
| 13            | RREF      | Output | Bias resistor for USB block<br>Requirement: 12kohm (±1%)                                                                                                               |
| Power supp    | ply       |        | N/AL                                                                                                                                                                   |
| 6             | CVDDCAP   | PWR    | VDD1.1V for digital core. It is only connected with decouple capacitance. Digital core power is supplied by LDO on chip to reduce power source for BOM cost reduction. |
| 8             | DVDDIO    | PWR    | VDD 3.3V for digital IO                                                                                                                                                |
| 9             | UVDD33    | PWR    | VDD 3.3V for USB transceiver                                                                                                                                           |
| 20            | DVDD      | PWR    | VDD 3.3V for digital                                                                                                                                                   |
| 21            | AVDD      | PWR    | VDD 3.3V for analog                                                                                                                                                    |
| 22            | AVDD      | PWR    | VDD 3.3V for analog                                                                                                                                                    |
| 24            | AVDD      | PWR    | VDD 3.3V for analog                                                                                                                                                    |
| 25            | AVDD      | PWR    | VDD 3.3V for analog                                                                                                                                                    |
| 28            | AVDD      | PWR    | VDD 3.3V for analog                                                                                                                                                    |
| GPIO          | ,         |        |                                                                                                                                                                        |
| 2             | GPIO23    | I/O    | UART[2] RTS/; SPI[2] CS; I2C[2] SCL; GPIO; PWM                                                                                                                         |
| 3             | GPIO22    | I/O    | UART[2] CTS/;SPI[2] MOSI; I2C[2] SDA; GPIO; PWM                                                                                                                        |
| 4             | GPIO21    | I/O    | UART[2] TXD; SPI[2] MISO; GPIO; PWM                                                                                                                                    |
| 5             | GPIO20    | I/O    | UART[2] RXD; SPI[2] CLK; GPIO; PWM                                                                                                                                     |
| 14            | GPIO4     | I/O    | GPIO                                                                                                                                                                   |
| 15            | GPIO1     | I/O    | UART[1] TXD; GPIO; PWM; I2C SCL;                                                                                                                                       |
| 16            | GPIO0     | I/O    | UART[1] RXD; GPIO; PWM; I2C SDA;                                                                                                                                       |
| Power cont    | rol       | 1      |                                                                                                                                                                        |
| 17            | RESET     | Input  | Hardware reset pin, low active                                                                                                                                         |
| 19            | PWR_ON    | Input  | Power enable pin, low level is chip power down                                                                                                                         |





| Pin<br>Number | Pin Name | Туре   | Pin Description                                  |
|---------------|----------|--------|--------------------------------------------------|
| Clock         |          |        |                                                  |
| 7             | CLK_SEL  | Input  | If uses 24MHz crystal, let it floating           |
| 26            | XTAL_N   | Output | Oscillator output                                |
| 27            | XTAL_P   | Input  | Oscillator input                                 |
| Antenna in    | terface  |        |                                                  |
| 23            | ANT      | I/O    | 2.4GHz radio signal input/output from/to antenna |
| GND           |          |        |                                                  |
| 12            | UVSS33   | GND    | Ground for USB transceiver                       |
| 29            | GND      | GND    | Ground for power supplies                        |
| (Exposed      |          |        |                                                  |
| Pad)          |          |        |                                                  |



#### 3. ELECTRICAL CHARACTERISTICS

#### 3.1. Recommended Operating conditions

| Parameter                | Description                         | Min  | Max | Unit |
|--------------------------|-------------------------------------|------|-----|------|
| DVDDIO<br>UVDD33<br>DVDD | Digital 3.3V power supplies voltage | -0.2 | 5.0 | V    |
| AVDD                     | Analog 3.3V power supplies voltage  | -0.2 | 5.0 | V    |
| T <sub>stg</sub>         | Storage temperature                 | -60  | 150 | °C   |
| Tj                       | Junction temperature                |      | 125 | °C   |

Note: Permanent device damage may occur if the absolute maximum ratings are exceeded.

#### 3.2. Thermal Data

| Parameter         | Description                         | Value     | Unit |
|-------------------|-------------------------------------|-----------|------|
| Toper             | Operating ambient temperature range | -40 ~ +85 | °C   |
| R <sub>thjc</sub> | Junction-case thermal resistance    | 15.5      | °C/W |
| R <sub>thja</sub> | Junction-ambient thermal resistance | 30.8      | °C/W |

# 3.3. DC Electrical Specifications

| Parameter            | Description                                 | Min  | Typical | Max  | Unit |
|----------------------|---------------------------------------------|------|---------|------|------|
| UVDD33               | USB transceiver operating voltage           | 2.98 | 3.3     | 3.63 | V    |
| AVDD                 | Analog module 3.3V operating voltage        | 2.98 | 3.3     | 3.63 | V    |
| DVDDIO<br>DVDD       | Digital module 3.3V operation voltage       | 2.98 | 3.3     | 3.63 | V    |
| $V_{\text{IL}}$      | Low level input voltage (I, I/O)            | -02  |         | 0.8  | V    |
| V <sub>IH</sub>      | High level input voltage (I, I/O)           | 2.0  |         | 3.6  | V    |
| V <sub>T+</sub>      | Schmitt trig Low to High threshold (I, I/O) | 1.54 | 1.65    | 1.74 | V    |
| V <sub>T</sub> -     | Schmitt trig High to Low threshold (I, I/O) | 0.95 | 1.02    | 1.09 | V    |
| V <sub>OL</sub>      | Low level output voltage (O, I/O)           |      |         | 0.4  | V    |
| $V_{OH}$             | High level output voltage (O, I/O)          | 2.4  |         |      | V    |
| ${ m I}_{	ext{GPO}}$ | GPOs, STATUS                                |      | _       | 9.5  | mA   |

Note: Exposure beyond recommended operating conditions may affect device reliability.



### 3.4. Requirements to Peripheral Circuits

#### 3.4.1 Power Supply Recommendation

| <b>Power Module</b> | Parameter         | Requirement | Unit |
|---------------------|-------------------|-------------|------|
| 3.3V power          | Rated voltage     | 3.3         | V    |
| supply              | Voltage tolerance | ≤10         | %    |
| , ,                 | Rated current     | ≥400        | mA   |
|                     | Ripple            | <115        | mV   |

#### 3.4.2 External Crystal

Note: If a 24MHz external crystal is used, the specification of the crystal should be as below:

| Parameter         | Description                                             | Min | Тур     | Max | Unit |
|-------------------|---------------------------------------------------------|-----|---------|-----|------|
| Frequency         | Nominal frequency                                       |     | 24.0000 |     | MHz  |
| Tolerance         | Frequency measured at 25°C±3°C                          |     | ±10     | ±20 | ppm  |
| ESR               | Equivalent series resistance                            | X   |         | 40  | Ω    |
| C <sub>Load</sub> | Load capacitance                                        | 8   | 15      | 16  | pF   |
| CShunt            | Shunt capacitance                                       |     | 5       |     | pF   |
| DL                | Drive level                                             |     | 120     |     | μW   |
| Aging             | Aging per year in 10 years                              | +   | ±5      |     | ppm  |
| Temp Drift        | Drift of frequency over the operating temperature range | (   |         | ±20 | ppm  |

Note: If a 40MHz external crystal is used, the specification of the crystal should be as below:

| Parameter         | Description                                             | Min | Тур     | Max | Unit |
|-------------------|---------------------------------------------------------|-----|---------|-----|------|
| Frequency         | Nominal frequency                                       | ,   | 40.0000 |     | MHz  |
| Tolerance         | Frequency measured at 25°C±3°C                          |     | ±10     | ±20 | ppm  |
| ESR               | Equivalent series resistance                            |     |         | 40  | Ω    |
| C <sub>Load</sub> | Load capacitance                                        | 8   | 15      | 16  | pF   |
| CShunt            | Shunt capacitance                                       |     | 5       |     | pF   |
| DL                | Drive level                                             |     | 120     |     | μW   |
| Aging             | Aging per year in 10 years                              |     | ±5      |     | ppm  |
| Temp Drift        | Drift of frequency over the operating temperature range |     |         | ±20 | ppm  |



#### 4. PERIPHERAL INTERFACE

#### 4.1. GPIO interface

SSW101B has seven GPIO pins, which can be assigned as different functions by registers setting. When these pins are used as GPIO, they may be assigned as High/Low voltage level input/output. When these GPIO pins are used as GPIO input, High/Low input voltage level on GPIOs can be read by registers to trigger CPU interruption. The GPIO pin's map is shown in Table 1.

Table 1: GPIO Interface Definition

| Pin Number | Pin Name | I2C        | UART         | SPI         | GPIO      | PWM       |
|------------|----------|------------|--------------|-------------|-----------|-----------|
| 2          | GPIO23   | I2C[2] SCL | UART[2] RTS/ | SPI[2] CS/  | Available | Available |
| 3          | GPIO22   | I2C[2] SDA | UART[2] CTS/ | SPI[2] MOSI | Available | Available |
| 4          | GPIO21   |            | UART[2] TXD  | SPI[2] MISO | Available | Available |
| 5          | GPIO20   |            | UART[2] RXD  | SPI[2] CLK  | Available | Available |
| 14         | GPIO4    |            |              |             | Available |           |
| 15         | GPIO1    | I2C[1] SCL | UART[1] TXD  |             | Available | Available |
| 16         | GPIO0    | I2C[1] SDA | UART[1] RXD  | TO          | Available | Available |

#### 4.2. USB interface

SSW101B provides one USB interface as shown in Table 2. Pin[13] RREF should connect to a 12kohm ( $\pm 1\%$ ) bias resister for USB block.

Table 2: USB Interface Definition

| Pin Number | Pin Name | Function    |
|------------|----------|-------------|
| 9          | UVDD33   | 3.3V VCC    |
| 10         | DP       | USB DP (D+) |
| 11         | DM       | USB DM (D-) |
| 12         | UVSS33   | GND         |



#### 4.3. Clock frequency selection

SSW101B uses external 24MHz crystal as default. On the other hand, SSW101B can also use 40MHz crystal and external clock or oscillator clock input from XTAL\_P pin, controlled by strapping pin as shown in Table 3. These strapping pins could connect to GND or I/O power supply directly without resistors.

Table 3: Clock Frequency Selection

| Clock type                         | CLK_SEL Pin [7]         | GPIO22<br>Pin [3] | GPIO23<br>Pin [2] |
|------------------------------------|-------------------------|-------------------|-------------------|
| 24MHz crystal (default)            | NC (pull-up internally) | Optional          | Optional          |
| 40MHz crystal                      | Low                     | Low               | High              |
| 24MHz crystal                      | Low                     | Low               | Low               |
| 40MHz external clock or oscillator | Low                     | High              | High              |
| 24MHz external clock or oscillator | Low                     | High              | Low               |

#### 4.4. I2C interface

SSW101B provides two groups of I2C interface, please refer to the following Table 4 for detailed information.

Table 4: I2C interface definition

| Pin Number | Pin Name | Group | Function |
|------------|----------|-------|----------|
| 2          | GPIO23   | #2    | I2C SCL  |
| 3          | GPIO22   | #2    | I2C SDA  |
| 15         | GPIO1    | #1    | I2C SCL  |
| 16         | GPIO0    | #1    | I2C SDA  |

#### 4.5. UART interface

SSW101B provides two groups of UART interface, the interface definition is shown in Table 5.

Table 5: UART interface definition

| Pin Number | Pin Name | Group | Function  |
|------------|----------|-------|-----------|
| 2          | GPIO23   | #2    | UART RTS/ |
| 3          | GPIO22   | #2    | UART CTS/ |
| 4          | GPIO21   | #2    | UART TXD  |
| 5          | GPIO20   | #2    | UART RXD  |
| 15         | GPIO1    | #1    | UART TXD  |
| 16         | GPIO0    | #1    | UART RXD  |





Both two groups of UART interfaces support 2.5Mbps or higher data rate. It is recommended that UART group #1 is used to print debug information and UART group #2 is used for data transmission.

#### 4.6. PWM interface

All GPIOs except Pin[14] GPIO4 can be used as PWM output interface, please refer to Table 4-1 for detailed information.

Security Level: Confidential A



#### 5. INTERFACE TIMING SPECIFICATION

#### 5.1. USB Attach and HS Handshake Behaviors



Figure 3: USB Attach Behavior

USB reset timing values is shown as below.

| <b>Timing Parameter</b> | Description                                                                         | Value                              |
|-------------------------|-------------------------------------------------------------------------------------|------------------------------------|
| Т0                      | VBUS valid                                                                          | 0(Reference)                       |
| T1                      | Maximum time from the VBUS valid(>4.01V) to when the device signals the attachment. | T0+100ms{Tsigatt}>T1               |
| T2(HS Reset T0)         | De-bounce interval The device enters the HS detection handshake protocol            | T1+100ms{Tattdb} <t2< td=""></t2<> |

#### 5.2. HS Handshake Detection



Figure 4: HS Detection Handshake Timing Behavior



Reset timing values are shown as below.

| Timing<br>Parameter | Description                                                                                                                                                                                      | Value                                                                                              |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| Т0                  | HS handshake begins. D+ pull-up is enabled; HS termination is disabled.                                                                                                                          | 0(Reference)                                                                                       |
| T1                  | Device asserts Chirp-K on the bus.                                                                                                                                                               | T0 <t1<hs reset="" t0+6ms="" td="" {tuchend-tuch}<=""></t1<hs>                                     |
| T2                  | Device removes Chirp-K from the bus. Minimum width:1.0ms                                                                                                                                         | T0+1.0ms{Tuch} <t2<hs reset="" t0+7.0ms{tuchend}<="" td=""></t2<hs>                                |
| T3                  | The downstream port asserts Chirp-K on the bus.                                                                                                                                                  | T2 <t3<t2+100us{twtdch}< td=""></t3<t2+100us{twtdch}<>                                             |
| T4                  | The downstream port toggles Chirp-K to Chirp-J on the bus.                                                                                                                                       | T3+40us{Tdchbit(Min.)} <t4< t3+60us{tdchbit(max.)}<="" td=""></t4<>                                |
| T5                  | The downstream port toggles Chirp-J to Chirp-K on the bus.                                                                                                                                       | T4+40us{Tdchbit(Min.)} <t5<<br>T6+60us{Tdchbit(Max.)}</t5<<br>                                     |
| T6                  | Device detects the downstream port chirp.                                                                                                                                                        | T6                                                                                                 |
| Т7                  | Downstream port chirp detected by the device Device removes D+ pull-up, asserts HS terminations, reverts to the HS default state, and waits for the end of a reset.                              | T6 <t7<t6+500us{t{wths}}< td=""></t7<t6+500us{t{wths}}<>                                           |
| Т8                  | Terminate downstream port Chirp K-J sequence (Repeating T4 and T5)                                                                                                                               | T9-500us{Tdchse0(Max.)} <t8<br><t9-100us{tdchse0(min.)}< td=""></t9-100us{tdchse0(min.)}<></t8<br> |
| Т9                  | The earliest time that the downstream port may end the reset; and the latest time at which the device may remove the D+ pull-up, assert the HS terminations, and revert to the HS default state. | HS resets T0+10ms{Tdrst(Min.)}                                                                     |



#### 6. MECHANICAL DIMENSIONS

# 6.1. Chip Package Drawing eee C // ccc C ──C SEATING PLANE D Α PIN 1 CORNER -\_\_\_aaa C TOP VIEW SIDE VIEW EXPOSED DIE ATTACH PAD + fff C A B ⊕ fff C A B - 28Х Ь -→ bbb W C A B PIN 1 I.D. 28X L BOTTOM VIEW

Figure 5: SSW101B Package Drawing



# 6.2. Dimensions of Packaging Parameters

|                              |   | SYMBOL    | MIM       | NOM   | MAX     |
|------------------------------|---|-----------|-----------|-------|---------|
| TOTAL THICKNESS              |   | А         | 0.8       | 0.85  | 0.9     |
| STAND OFF                    |   | A1        | 0         | 0.02  | 0.05    |
| MOLD THICKNESS               |   | A2        |           | 0.647 |         |
| L/F THICKNESS                |   | A3        | 0.203 REF |       |         |
| LEAD WIDTH                   |   | b         | 0.15      | 0.2   | 0.25    |
| BODY SIZE                    | X | D         |           | 4 BSC |         |
|                              | Υ | E         |           | 4 BSC |         |
| LEAD PITCH                   |   | e 0.4 BSC |           |       |         |
| EP SIZE                      | X | D2        | 2.6       | 2.7   | EP SIZE |
|                              | Υ | E2        | 2.6       | 2.7   |         |
| LEAD LENGTH                  |   | L         | 0.25      | 0.35  | 0.45    |
| LEAD TIP TO EXPOSED PAD EDGE |   | K         | 0.3 REF   |       |         |
| PACKAGE EDGE TOLERANCE       |   | aaa       | 0.1       |       |         |
| MOLD FLATNESS                |   | СССС      | 0.1       |       |         |
| COPLANARITY                  |   | eee       | 5/1       | 0.08  |         |
| LEAD OFFSET                  |   | bbb       | 7 (       | 0.1   |         |
| EXPOSE PAD OFFSET            |   | fff       | 2,6       | 0.1   |         |

**UNIT:** mm



#### 7. SOLDER REFLOW PROFILE

#### 7.1. Package Peak Reflow Temperature

SSW101B is assembled in a lead-free QFN28 package. Since its size is  $4\times4\times0.85$ mm3, the volume and thickness is in the category of volume<350mm3 and thickness<1.6mm in Table 4-2 of IPC/JEDEC J-STD-020C. Accordingly, the peak reflow temperature (Tp) is 260°C.

#### 7.2. Classification Reflow Profile



Figure 6: SSW101B Reflow Profile

| <b>Profile Feature</b>                                       | -1/3/1 6/0                               | Specification*  |  |
|--------------------------------------------------------------|------------------------------------------|-----------------|--|
| Average ramp-up rate (t <sub>smax</sub>                      | 3°C/second max.                          |                 |  |
| Pre-heat                                                     | Minimal temperature (T <sub>smin</sub> ) | 150°C           |  |
|                                                              | Maximal temperature (T <sub>smax</sub> ) | 200°C           |  |
|                                                              | Time (t <sub>s</sub> )                   | 60~180 seconds  |  |
| Time maintained above                                        | Temperature (T <sub>L</sub> )            | 217°C           |  |
|                                                              | Time (t∟)                                | 60~150 seconds  |  |
| Peak/Classification temperature (T <sub>P</sub> )            |                                          | 260°C           |  |
| Time within 5°C of actual peak temperature (t <sub>P</sub> ) |                                          | 20~40 seconds   |  |
| Ramp-down rate                                               |                                          | 6°C/second max. |  |
| Time 25°C to peak temperature                                |                                          | 8 minutes max.  |  |

<sup>\*</sup> Note: all temperatures are measured on the top surface of the package.





#### 7.3. Maximum Reflow Times

All package reliability tests are performed, and they pass the tests with a pre-condition procedure that repeats the above reflow profile, **three (3)** times.

