## **Analytical methods**



| 1 | الموضوع:                                       |
|---|------------------------------------------------|
| 5 | Dhyper Perlod: 100                             |
| 5 | same execution time                            |
|   | 2 CPC Lond= (1*2)+(1*2)+1+(1*5)+(5*10)+12 ×100 |
|   | CPUloal = 72%                                  |
|   |                                                |

Rate manetonic utalization = UAM

N= \$ C/ < n(2/2-1)

U= 1 + 1 + 1 + 5 + 12 = 0.72

URms 3 x (23-1) = 0,73°

UZURM

System guarantees Schoolable

| Time demand analysts                                                       |
|----------------------------------------------------------------------------|
| w;(t)=e1+ = [=]ex                                                          |
| time demand < time provider.                                               |
| $w_1(10) = 5 + 0 = 5$ scheduble $w_2(20) = 1 + (\frac{20}{10}) = 11$       |
| $W_3(50) \le 1 + (\frac{50}{50}) + 1 + (\frac{50}{10}) + 5 = 27$ schedulle |
| W4 (50) 5 11 11 11.                                                        |
| W5(100) = 1+(100) +(100) +(100) +12+                                       |
| $(\frac{100}{10}) *5 + (\frac{100}{20}) *1 = 72$                           |
| scheduble                                                                  |
| $W6(100) = 12+(\frac{100}{50})+(\frac{100}{50})+(\frac{100}{100})$         |
| + (100) × 5 + (100) × 1 = 72                                               |
| scheduble                                                                  |

No task misses the deadline

**System is schedulable** 

## Offline Simso:



## Online Simulator:

Logic analyzer Using trace macros and GPIOs



## Data watching using timer 1 and trace macros



```
UART #2
                      L
oad_2_ 2984
Periodi 2645
                       9%
                       7%
Uart Re 4738
                      14%
Button 7957
                       24%
rt Re 4738
                       14%
                         Р
eriodi 2645
                       7%
Uart Re 5061
                       14%
Load_2_ 2984
                       8%
Button 1228
                       3%
rt Re 4738
                       14%
H
```

Results indicate a successful implementation