# In The name of God Project of Computer Architecture & Microprocessors

Professor: Dr.Hajsadeghi Student :MohammadParsa Dini 400101204

June 29, 2023



Figure 1:

## 1 Introduction

#### 1.1 basics

**UART**, which stands for Universal Asynchronous Receiver/Transmitter is a circuit for sending parallel data through a serial line. In this article we will look at how we can implement a simplified version of the receiver in verilog which we wish to implement in verilog.

Receiver & Transmitter Division of modules UART can be divided into two sub-modules: serial port sending module and serial port receiving module. The working diagram is shown in Figure 2 and Figure 3.



Figure 2: The Transmitter's inputs and outputs



Figure 3: The Receiver's inputs and outputs

#### 1.2 setting the baud rate

Before that we need to dig deeper into how the receiver actually performs. In UART there is no clock synchronization between the transmitter(Tx) and the receiver(Rx). This means they have to agree beforehand to a clock frequency. This is done by setting the baud rate for Rx and Tx.

In any asynchronous interface, the first thing we need to know is when in time you should sample (look at) the data. If you do not sample the data at the right time, you might see the wrong data. In order to receive your data correctly, the transmitter and receiver must agree on the baud rate. The baud rate is the rate at which the data is transmitted. For example, 8600 baud means 8600 bits per second. In this programme we will set the baud rate to either 8600 or 19200, which we will take care of it in the test bench file.

## 2 THe code implementation

Here is the test bench:

```
'timescale 1ns/10ps
'include "UART-TX.v"
module UART_TB ();
  // Testbench uses a 25 MHz clock
  // Want to interface to 115200 baud UART
  // 250000000 / 115200 = 217 Clocks Per Bit.
  parameter c_CLOCK_PERIOD_NS = 40;
  parameter c_CLKS_PER_BIT
                                = 217;
                                = 8600;
  parameter c_BIT_PERIOD
  reg r_{-}Clock = 0;
  reg r_TX_DV = 0;
  wire w_TX_Active, w_UART_Line;
  wire w_TX_Serial;
  reg [7:0] r_TX_Byte = 0;
  \mathbf{wire} \quad [7:0] \quad w_{-}RX_{-}Byte;
  UART_RX #(.CLKS_PER_BIT(c_CLKS_PER_BIT)) UART_RX_Inst
    (.i_Clock(r_Clock),
     . i_RX_Serial(w_UART_Line),
     .o_RX_DV(w_RX_DV),
     . o_RX_Byte (w_RX_Byte)
     );
  UART_TX #(.CLKS_PER_BIT(c_CLKS_PER_BIT)) UART_TX_Inst
    (.i_Clock(r_Clock),
```

```
.i_TX_DV(r_TX_DV),
     .i_TX_Byte(r_TX_Byte),
     .o_TX_Active(w_TX_Active),
     .o_TX_Serial(w_TX_Serial),
     .o_TX_Done()
     );
  // Keeps the UART Receive input high (default) when
  // UART transmitter is not active
  assign w_UART_Line = w_TX_Active ? w_TX_Serial : 1'b1;
  always
    #(c_CLOCK_PERIOD_NS/2) r_Clock <= !r_Clock;
  // Main Testing:
  initial
    begin
      // Tell UART to send a command (exercise TX)
      @(posedge r_Clock);
      @(posedge r_Clock);
      r_TX_DV
               <= 1'b1;
      r_TX_Byte \le 8'hF4;
      @(posedge r_Clock);
      r_TX_DV \le 1'b0;
      // Check that the correct command was received
      @(posedge w_RX_DV);
      if (w_RX_Byte = 8'h3F)
        $display("Test_Passed_-_Correct_Byte_Received");
      else
        $display("Test_Failed_-_Incorrect_Byte_Received");
      $finish();
    end
  initial
  begin
    // Required to dump signals to EPWave
    $dumpfile("dump.vcd");
    dumpvars(0);
  end
endmodule
Here is the Transmitter module:
module UART_RX
  \#(parameter CLKS\_PER\_BIT = 217)
   input
                 i_Clock,
   input
                 i_RX_Serial,
   output
                 o_RX_DV,
   output [7:0] o_RX_Byte
   );
  parameter IDLE
                          = 3'b000;
  \mathbf{parameter} \ \mathrm{RX\_START\_BIT} = \ 3 \ \mathrm{`b001};
  parameter RX_DATA_BITS = 3'b010;
  parameter RX_STOP_BIT = 3'b011;
```

```
parameter CLEANUP
                        = 3'b100;
reg [7:0] r_Clock_Count = 0;
reg [2:0] r_Bit_Index = 0; //8 bits total
reg [7:0] r_RX_Byte
                         = 0;
          r_RX_DV
                         = 0:
reg [2:0] r_SM_Main
                         = 0:
// Purpose: Control RX state machine
always @(posedge i_Clock)
begin
  case (r_SM_Main)
    IDLE :
      begin
        r_RX_DV
                       <= 1'b0;
        r_{Clock_{Count}} <= 0;
        r_Bit_Index
                       <= 0;
                                            // Start bit detected
        if (i_RX_Serial == 1'b0)
          r_SM_Main \le RX_START_BIT;
        else
          r_SM_Main \le IDLE;
      \mathbf{end}
    // Check middle of start bit to make sure it's still low
    RX_START_BIT :
      begin
        if (r_Clock_Count = (CLKS_PER_BIT-1)/2)
        begin
          if (i_RX_Serial == 1'b0)
          begin
            r_Clock_Count <= 0; // reset counter, found the middle
            r_SM_Main
                        \langle = RX\_DATA\_BITS;
          end
          else
            r_SM_Main \le IDLE;
        end
        else
        begin
          r_Clock_Count <= r_Clock_Count + 1;
          r_SM_Main
                      \langle = RX\_START\_BIT;
        end
      end // case: RX\_START\_BIT
    // \ \textit{Wait CLKS\_PER\_BIT-1 clock cycles to sample serial data}
    RX_DATA_BITS :
      begin
        if (r_Clock_Count < CLKS_PER_BIT-1)</pre>
          r_Clock_Count <= r_Clock_Count + 1;
          r_SM_Main <= RX_DATA_BITS;
        end
        else
```

```
begin
                            = 0;
            r_Clock_Count
            r_RX_Byte[r_Bit_Index] <= i_RX_Serial;
            // Check if we have received all bits
            if (r_Bit_Index < 7)
            begin
              r_Bit_Index <= r_Bit_Index + 1;
              r_SM_Main <= RX_DATA_BITS;
            end
            else
            begin
              r_Bit_Index <= 0;
              r_SM_Main <= RX_STOP_BIT;
            end
          end
        end // case: RX\_DATA\_BITS
      // Receive Stop bit. Stop bit = 1
      RX_STOP_BIT :
        begin
          // Wait CLKS_PER_BIT-1 clock cycles for Stop bit to finish
          if (r_Clock_Count < CLKS_PER_BIT-1)</pre>
          begin
            r_Clock_Count <= r_Clock_Count + 1;
            r_SM_Main \ll RX_STOP_BIT;
          end
          else
          begin
            r_RX_DV
                          <= 1'b1;
            r_Clock_Count <= 0;
            r_SM_Main <= CLEANUP;
          \mathbf{end}
        end // case: RX\_STOP\_BIT
      // Stay here 1 clock
      CLEANUP:
        begin
          r_SM_Main \le IDLE;
          r_RX_DV \ll 1'b0;
        end
      default:
        r_SM_Main \le IDLE;
    endcase
  end
  assign o_RX_DV = r_RX_DV;
  assign o_RX_Byte = r_RX_Byte;
endmodule // UART_RX
Here is the Receiver module:
```

```
module UART_RX
  \#(parameter CLKS\_PER\_BIT = 217)
   input
                 i_Clock,
   input
                 i_RX_Serial,
   output
                 o_RX_DV,
   output [7:0] o_RX_Byte
   );
  parameter IDLE
                           = 3'b000;
  parameter RX_START_BIT = 3'b001;
  parameter RX_DATA_BITS = 3'b010;
  \mathbf{parameter} \ \ RX\_STOP\_BIT \ \ = \ 3 \ `b011 \ ;
  parameter CLEANUP
                           = 3'b100;
  reg [7:0] r_Clock_Count = 0;
  reg [2:0] r_Bit_Index = 0; //8 bits total
  reg [7:0] r_RX_Byte
                            = 0;
            r_RX_DV
                            = 0;
  \mathbf{reg}
  reg [2:0] r_SM_Main
                            = 0;
  // Purpose: Control RX state machine
  always @(posedge i_Clock)
  begin
    case (r_SM_Main)
      IDLE :
         begin
           r_RX_DV
                         <= 1'b0;
           r_Clock_Count \ll 0;
           r_Bit_Index
                         <= 0;
           if (i_RX_Serial == 1'b0)
                                                // Start bit detected
             r_SM_Main \le RX_START_BIT;
           else
             r_SM_Main \le IDLE;
        end
      // Check middle of start bit to make sure it's still low
      RX_START_BIT :
         begin
           if (r_Clock_Count = (CLKS_PER_BIT-1)/2)
           begin
             if (i_RX_Serial = 1'b0)
             begin
               r_Clock_Count <= 0; // reset counter, found the middle
                          \langle = RX\_DATA\_BITS;
               r_SM_Main
             \mathbf{end}
             else
               r_SM_Main \le IDLE;
           end
           else
             r_Clock_Count <= r_Clock_Count + 1;
```

```
r_SM_Main \ll RX_START_BIT;
    \mathbf{end}
  end // case: RX\_START\_BIT
// Wait CLKS_PER_BIT-1 clock cycles to sample serial data
RX_DATA_BITS :
  begin
    if (r_Clock_Count < CLKS_PER_BIT-1)</pre>
      r_Clock_Count <= r_Clock_Count + 1;
      r_SM_Main
                 \langle = RX_DATA_BITS;
    end
    else
    begin
      r_Clock_Count
                             <= 0;
      r_RX_Byte[r_Bit_Index] <= i_RX_Serial;
      // Check if we have received all bits
      if (r_Bit_Index < 7)
      begin
        r_Bit_Index <= r_Bit_Index + 1;
        r_SM_Main <= RX_DATA_BITS;
      end
      else
      begin
        r_Bit_Index <= 0;
        r_SM_Main <= RX_STOP_BIT;
      end
    end
  end // case: RX\_DATA\_BITS
// Receive Stop bit. Stop bit = 1
RX_STOP_BIT :
  begin
    // \ \textit{Wait CLKS\_PER\_BIT-1 clock cycles for Stop bit to finish}
    if (r_Clock_Count < CLKS_PER_BIT-1)
    begin
      r_Clock_Count <= r_Clock_Count + 1;
      r_SM_Main <= RX_STOP_BIT;
    end
    else
    begin
      r_RX_DV
                    <= 1'b1;
      r_{Clock_{Count}} <= 0;
      r_SM_Main
                   <= CLEANUP;
  end // case: RX\_STOP\_BIT
// Stay here 1 clock
CLEANUP:
  begin
    r_SM_Main \le IDLE;
    r_RX_DV <= 1'b0;
```

end

```
default :
    r_SM_Main <= IDLE;

endcase
end

assign o_RX_DV = r_RX_DV;
assign o_RX_Byte = r_RX_Byte;
endmodule // UART_RX</pre>
```

### 3 results

In this section we will run the code via Modelsim and show the results in here. As you can see here is the wave forms.



Figure 4:

And this is the results that approves that we runned the code and it worked.

Figure 5: