## Curs 2

## **Programare Paralela si Distribuita**

- Arhitecturi paralele
- Clasificarea sistemelor paralele
- Cache Consistency
- Top 500 Benchmarking

# Clasificarea sistemelor paralele -criterii-

#### Resurse

- numărul de procesoare şi puterea procesorului individual;
- Tipul procesoarelor omogene- heterogene
- Dimensiunea memoriei

#### Accesul la date, comunicatie si sincronizare

- complexitatea reţelei de conectare şi flexibilitatea sistemului
- distribuţia controlului sistemului,
  - dacă multimea de procesoare este condusa de catre un procesor sau
  - dacă fiecare procesor are propriul său controller;
- Modalitatea de comunicare (de transmitere a datelor);
- Primitive de cooperare (abstractizari)

### Performanta si scalabilitate

- Ce performanta se poate obtine?
- Ce scalabilitate permite?

# Clasificarea Flynn

Michael J. Flynn în 1966

- SISD: sistem cu un singur flux de instrucţiuni şi un singur flux de date;
- SIMD: sistem cu un singur flux de instrucţiuni şi mai multe fluxuri de date;
- MISD: sistem cu mai multe fluxuri de instrucțiuni și un singur flux de date;
- MIMD: cu mai multe fluxuri de instrucţiuni şi mai multe fluxuri de date.

(imagini urm. preluate din ELENA NECHITA, CERASELA CRIŞAN, MIHAI TALMACIU, ALGORITMI PARALELI SI DISTRIBUIŢI)

# SISD(Single instruction stream, single data stream)

Flux de instrucțiuni singular, flux de date singular (SISD)-

- microprocesoarele clasice cu arhitecturi von Neumann
- Functionare ciclica: preluare instr., stocare rez. in mem., etc.





PPD -Curs2

4

# SIMD (Single instruction stream, multiple data stream)

Flux de instrucțiuni singular, flux de date multiplu





## **Executie conditionala in SIMD Processors**



# MISD (multiple instruction stream, single data stream)

Flux de instrucțiuni multiplu, flux de date singular

multime vida



#### ? ~ procesoare pipeline:

intr-un **procesor pipeline** exista un singur flux (stream) de date dar aceasta trece prin transformari succesive (mai multe instructiuni) iar paralelismul este realizat prin execuţia simultana a diferitelor etape de calcul asupra unor date diferite (secventa de date care intra succesiv pe streamul de date)

## Exemplu – retea liniara (pipeline)

Exemplu: se consideră un sistem simplu pentru calcularea convoluţiilor, utilizând o reţea liniară de elemente de prelucrare:

$$y(i) = w1*x(i)+w2*x(i+1)+w3*x(i+2)+w4*x(i+3)$$





Rețea liniară pentru calcularea convoluțiilor.

## Arhitectura sistolica

Orchestrate data flow for high throughput with less memory access

#### Different from pipelining

Nonlinear array structure, multidirection data flow, each PE may have (small) local instruction and data memory

#### Different from SIMD

Each PE may do something different

#### Initial motivation

VLSI enables inexpensive special-purpose chips Represent algorithms directly by chips connected in regular pattern

# Systolic Architectures

Very-large-scale integration



Replace a processing element (PE) with an array of PE's without increasing I/O bandwidth

# Exemplu: matrix-vector multiplication

$$y_i = \sum_{j=1}^{n} a_{ij} x_j, i = 1,...,n$$



Recursive algorithm

for i = 1 to n  

$$y(i,0) = 0$$
  
for j = 0 to n  
 $y(i,0) = y(i,0) + a(i,j) * x(j,0)$ 

### Use the following PE



#### Systolic Array Representation of Matrix Multiplication



# MIMD (multiple instruction stream, multiple data stream)

Flux de instrucțiuni multiplu, flux de date multiplu





12

## SIMD versus MIMD



# Sumar -scheme Comparative – clasificare Flynn





## Paralelizare la nivel hardware – istoric

- Etapa 1 (1950s): executie secventiala a instructiunilor
- Etapa 2 (1960s): sequential instruction issue
  - Executie Pipeline,
  - Instruction Level Parallelism (ILP)
- Etapa 3 (1970s): procesoare vectoriale
  - Unitati aritmetice care fol. Pipeline
  - Registrii, sisteme de memorie paralele multi-bank
- Etapa 4 (1980s): SIMD si SMPs
- Etapa 5 (1990s): MPPs si clustere
  - Communicating sequential processors
- Etapa 6 (>2000): many-cores, multi-cores, acceleratori, heterogenous clusters

# Vedere generala



# **MIMD**

- Clasificare in functie de tipul de memorie
  - partajata
  - distribuita
  - hibrida

# Memorie partajata/ Shared Memory

 Toate procesoarele pot accesa intreaga memorie -> un singur spatiu de memorie (global address space.)

Shared memory=> 2 clase mari: UMA and NUMA.

# Shared Memory (UMA)

- Uniform Memory Access (UMA):
- Acelasi timp de acces la memorie
- CC-UMA Cache Coherent UMA. (daca un procesor modifica o locatie de memorie toate celelalte "stiu" despre aceasta modificare.
   Cache coherency se obtine la nivel hardware.



# Non-Uniform Memory Access (NUMA):

- Se obtine deseori prin unirea a 2 sau mai multe arh. UMA
- Nu e acelasi timp de acces la orice locatie de memorie
- Poate fi si varianta CC-NUMA Cache Coherent NUMA
- ex. HP's Superdome, SUN15K, IBMp690



# SMP Symmetric multiprocessor computer

- acces similar la toate procesoarele dar si la I/O devices, USB ports ,hard disks,...
- o singura memorie comuna
- un sistem de operare
- controlul procesoarelor egal (similar)
- distributia threadurilor echilibrata+echidistanta
- exemplu simplu: 2 procesoare Intel Xeon-E5 processors ->aceeasi motherboard



# Shared Memory Multiprocessors (SMP) - overview



# Bus-based SMP(Symmetric Multi-Processor)

- Uniform Memory Access (UMA)
- Pot avea module multiple de memorie



# **Crossbar SMP**



# Parametrii de performanta corespunzatori accesului la memorie

- Latenta = timpul in care o data ajunge sa fie disponibila la procesor dupa ce s-a initiat cererea.
- Largimea de banda (Bandwidth) = rata de transfer a datelor din memorie catre procesor

- store reg  $\rightarrow$  mem
- load reg ← mem

# Caching in sistemele cu memorie partajata

Folosirea memoriilor cache intr-un system de tip SPM introduce probleme

legate de cache coherency:

 Cum se garanteaza faptul ca atunci cand o data este modificata,
 aceasta modificare este reflectata
 in celelalte memorii cache si in main memory?



- coherency diminueaza scalabilitatea
  - shared memory systems=> maximum 60 CPUs (2016).

# Niveluri de caching



# Cache coherence



# Cache Coherency <-> SMP

- Memoriile cache sunt foarte importante in SMP pentru asigurarea performantei
  - Reduce timpul mediu de acces la date
  - Reduce cerinta pentru largime de banda- bandwidth- plasate pe interconexiuni partajate
- Probleme coresp. *processor caches* 
  - Copiile unei variabile pot fi prezente in cache-uri multiple;
  - o scriere de catre un procesor poate sa nu fie vizibila altor procesoare
    - acestea vor avea valori vechi in propriile cache-uri
  - ⇒ Cache coherence problem
- Solutii:
  - organizare ierarhica a memoriei;
  - Detectare si actiuni de actualizare.

# Motivatii pentru asigurarea consistentei memoriei

- Coerenta implica faptul ca scrierile la o locatie devin vizibile tuturor procesoarelor in aceeasi ordine.
- cum se stabileste ordinea dintre o citire si o scriere?
  - Sincronizare (event based)
  - Implementarea unui protocol hardware pentru cache coherency.
  - Protocolul se poate baza pe un model de consistenta a memoriei.



## Asigurarea consistentei memoriei

- Specificare de constrangeri legate de ordinea in care operatiile cu memoria pot sa se execute.
- Implicatii exista atat pentru programator cat si pentru proiectantul de sistem:
  - programatorul le foloseste pentru a asigura corectitudinea;
  - proiectantul de sistem le poate folosi pentru a constrange gradul de reordonare a instructiunilor al compilatorului sau al hardware-ului.
- Contract intre programator si sistem.

# (Consistenta secventiala) Sequential Consistency

- Ordine totala prin intreteserea accesurilor de la diferite procesoare
  - program order
  - Operatiile cu memoria ale tuturor procesoarelor par sa inceapa, sa se execute si sa se termine 'atomic' ca si cum ar fi doar o singura memorie (no cache).

"A multiprocessor is **sequentially consistent** if the result of **any execution** is the same as if the operations of all the processors were executed in <u>some sequential order</u>, and the operations of each individual processor appear in this sequence in the order specified by its program."

[Lamport, 1979]

# **Shared Memory**

## **Avantaje:**

- Global address space
- Partajare date rapida si uniforma

## **Dezavantaje:**

- Lipsa scalabilitatii
- Sincronizare in sarcina programatorului
- Costuri mari

# Arhitecturi cu Memorie Distribuita/ *Distributed Memory*

- Retea de interconectivitate / communication network
- Procesoare cu memorie locala local memory.



## Arhitecturi cu memorie distribuita

## **Avantaje:**

- Memorie scalabila odata cu cresterea nr de procesoare
- Cost redus retele

### **Dezavantaje:**

- Responsibilitatea programatorului sa rezolve comunicatiile.
- Dificil de a mapa structuri de date mari pe mem. distribuita.
- Acces Ne-uniform la memorie

# Hybrid Distributed-Shared Memory

Retea de SMP-uri



### **SMP Cluster**

- Clustering
  - Noduri integrate
- Motivare
  - Partajare resurse
  - Se reduc costurile de retea
  - Se reduc cerintele pt largimea de banda (bandwidth)
  - Se reduce latenta globala
  - Creste performanta per node
  - Scalabil



### MPP(Massively Parallel Processor)

- Fiecare nod este un sistem independent care are local:
  - Memorie fizica
  - Spatiu de adresare
  - Disc local si conexiuni la retea
  - Sistem de operare
- MPP (massively parallel processing) is the coordinated processing of a program by multiple processors that work on different parts of the program, with each processor using its own operating system and memory. Typically, MPP processors communicate using some messaging interface. In some implementations, up to 200 or more processors can work on the same application. An "interconnect" arrangement of data paths allows messages to be sent between processors. Typically, the setup for MPP is more complicated, requiring thought about how to partition a common database among and how to assign work among the processors. An MPP system is also known as a "loosely coupled" or "shared nothing" system.
- An MPP system is considered better than a symmetrically parallel system (SMP) for applications that allow a number of databases to be searched in parallel. These include decision support system and data warehouse applications.

|    | Symmetric Multi Processor                                                                          | Massive Parallel Processor                                                                               |
|----|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| 1  | SMP stands for Symmetric Multi processor                                                           | MPP stands for Massive parallel Processing                                                               |
| 2  | In SMP every processor share a single copy of the operating system (OS)                            | In MPP each processor use its own operating system (OS) and memory.                                      |
| 3  | SMP supports shared Architecture.                                                                  | MPP supports shared nothing Architecture                                                                 |
| 4  | SMP is the primary parallel architecture employed in servers                                       | MPP is the coordinated processing of a single task by multiple processors,                               |
| 5  | SMP architecture is a tightly coupled multiprocessor system                                        | In MPP each processor works on a different part of the task.                                             |
| 6  | In SMP resources like bus, memory and an I/O system are common                                     | Each processor has its own set of disks                                                                  |
| 7  | SMP processor share whole work between them                                                        | Each node is responsible for processing only the rows on its own disk                                    |
| 8  | No Separate buffer pool or lock tables, All is shared                                              | Each node maintains its own set of lock tables and buffer pool increasing usability of in memory feature |
| 9  | SMP grows by buying a bigger System                                                                | Scalability is easy by just adding racks , from few TB's to 6 peta byte                                  |
| 10 | SMP usually faces resource contention                                                              | MPP is solution to resource contention                                                                   |
| 11 | To create Distributed Architecture complex design is required and can only achieve partially.      | MPP is designed to be Distributed Architecture                                                           |
| 12 | In – Memory feature provided by software is totally depending on amount of RAM and load.           | Data is Horizontally Partitioned with huge compression up to 40 x explores in-memory in best manners     |
| 13 | In SMP every CPU have its own cache either its dual or quad core but rest all resources are shared | MPP processors communicate between each other using some form of Messaging interface via an              |
|    |                                                                                                    |                                                                                                          |

### COMA

- Cache-Only Memory Architecture
- Each memory module acts as a huge cache memory in which each block has a tag with the address and the state.
- Increases the chances of data being available locally because the hardware transparently replicates the data and migrates it to the memory module of the node that is currently accessing it.

### **COW**

Cluster of Workstations



### Scalabilitatea sistemelor de calcul

- Cat de mult se poate mari sistemul?
  - unitati de procesare,
  - unitati de memorie
- Cate procesoare se pot adauga fara a se diminua caracteristicile generale ale acestuia (viteza de comunicare, viteza de accesare memorie, etc.)
- Masuri de eficienta (performance metrics)

### SMP grows by buying a bigger system.



### MPP grows by adding to the existing system.



### Performanta

- Problema: daca un procesor este evaluat la nivel k MFLOPS si sunt p procesoare, este performanta totala de ordin k\*p MFLOPS?
- Mai concret: daca un calcul necesita 100 sec. pe un procesor se va putea face in 10 sec. pe 10 procesoare?
- Cauze care pot afecta performanta
  - Fiecare proc. –unitate independenta
  - Interactiunea lor poate fi complexa
  - Overhead ...
- Need to understand performance space

# Top 500 Benchmarking https://www.top500.org/project/linpack/

- Cele mai puternice 500 calculatoare din lume
- High-performance computing (HPC)
  - Rmax : maximal performance Linpack benchmark
    - Sistem dens liniar de ecuatii (Ax = b)







- N1/2 : dimensiunea problemei necesara pt a se atinge 1/2 of Rmax
- Producator si tipul calculatorului
- Detalii legate de instalare (location, an,...)
- Actualizare de 2 ori pe an



## UBB CLUSTER – IBM Intelligent Cluster <a href="http://hpc.cs.ubbcluj.ro/">http://hpc.cs.ubbcluj.ro/</a>

- Hybrid architecture
  - HPC system +
  - private cloud



### HPC - IBM NextScale

- Rpeak 62 Tflops, Rmax 40 Tflops
- 68 noduri NX360 M5, din care
  - 12 nodes with 2 GPU Nvidia K40X,
  - 6 nodes with Intel Phi
- 2 processors E5-2660 v3 with 10Cores per node
- 128 GB RAM per node, 2 HDD SATA de 500 Gb / node
- Subscription rate 1:1 between nodes based on Switch: IB Melanox SX6512 with 216 ports
- Storage NetApp E5660, 120 HDD SAS cu 600 Gb/Hdd => total 72Tb
  - IBM GPFS 4.x -parallel file system
- IBM TS3100 Tape library for data archivation
- Operating systems on each node: RedHat Linux 6 with subscription
- Management Software: IBM Platform HPC 4.2

### Private Cloud – IBM Flex System

- 10 virtualization servers Flex System x240
  - 128 Gb RAM / server
  - Procesoare 2 x Intel Xeon E5-2640 v2 / server
  - 2 x SSD SATA 240 Gb / server
- 1 management server
- Software for private cloud: IBM cloud manager with OpenStack 4.2
- Software for monitorizing and management: IBM Flex System Manager software stack
- Virtualization software: Vmware vSphere Enterprise 5.1

#### **SUMARIZARE**

Vedere actuala asupra tipurilor de arhitecturilor paralele

### Parallel Architecture Types

imagini preluate de la course pres. Introduction to Parallel Computing CIS 410/510, Univ. of Oregon

- Uniprocessor
  - Scalar processor



Vector processor



Single Instruction Multiple Data



- Shared Memory Multiprocessor (SMP)
  - Shared memory address space
  - Bus-based memory system



Interconnection network



### Parallel Architecture Types (2)

- Distributed Memory Multiprocessor
  - Message passing between nodes



- Massively Parallel Processor (MPP)
  - many, many processors
  - fast interconnection

- Cluster of SMPs
  - Shared memory addressing within SMP node
  - Message passing between SMP nodes



 Can also be regarded as MPP if processor number is large and the communication is fast

### Parallel Architecture Types (3)

- Multicore
  - Multicore processor



cores can be hardware multithreaded (hyperthread)

GPU accelerator



• "Fused" processor accelerator



- Multicore SMP+GPU Cluster
  - Shared memory addressing within SMP node
  - Message passing between SMP nodes
  - GPU accelerators attached

