# **EMBEDDED SYSTEMS DESIGN**

# CHAPTER 15: ANALOG TO DIGITAL CONVERTERS 15.1 ANALOG TO DIGITAL CONVERTERS - OVERVIEW





### 15.1 Analog to Digital Converters

 Analog-to-Digital Converter (ADC or A2D) – a circuit that takes in an analog voltage and produces a digital representation of its value.







- Sample the action of duplicating the voltage value of the input signal.
- Hold the action of holding the voltage for a brief amount of time by use of a capacitor.



- The Sample is accomplished by momentarily connecting the signal to a capacitor in order to charge it up to the same voltage.
- The Hold is accomplished by disconnecting the signal and allowing the conversion to be conducted on the voltage on the capacitor.

### 15.1 Analog to Digital Converters



 The Sample-and-Hold circuitry is designed so that this can be accomplished very quickly so that it can disconnect from the input signal as soon as possible to avoid altering its signal integrity.



- Input Voltage Range The voltage is digitized within a range of voltages from:
  - Voltage Reference High (V<sub>R+</sub>)
  - Voltage Reference High (V<sub>R-</sub>)



- The goal of the conversion is to convert the analog voltage into a digital number.
- This is called digitizing, quantizing, or discretizing.

# 15.1 Analog to Digital Converters



n represents the number of bits in the digital value of the conversion.



- n represents the number of bits in the digital value of the conversion.
- The input voltage range is divided into 2<sup>n</sup> discrete zones.

# 15.1 Analog to Digital Converters



 The larger the n, the closer the digital value is to the actual analog voltage.

### 15.1 Analog to Digital Converters



 The larger the n, the closer the digital value is to the actual analog voltage.

# 15.1 Analog to Digital Converters



• The larger the n, the closer the digital value is to the actual analog voltage.

# 15.1 Analog to Digital Converters



• The larger the n, the closer the digital value is to the actual analog voltage.

# 15.1 Analog to Digital Converters



The number of bits n is called the ADC's resolution.



- The number of bits n is called the ADC's resolution.
- MCU's typically have ADC's with resolutions of 8 to 16 bits.



- The number of bits n is called the ADC's resolution.
- MCU's typically have ADC's with resolutions of 8 to 16 bits.
- The MSP430 has up to 12-bits of resolution.

# 15.1 Analog to Digital Converters



 The precision of an ADC is the smallest voltage that the LSB of the digital output can represent.

# 15.1 Analog to Digital Converters



 The precision of an ADC is the smallest voltage that the LSB of the digital output can represent.

 This is found by dividing the input voltage range by the number of discrete zones.



Example: What is the precision of a 12-bit ADC digitizing between 
$$V_{R+}$$
 = +3.4v and  $V_{R-}$  = 0v?

Precision = 
$$\frac{3.4 - 0}{2^{12}}$$
 = 830  $\mu$ V

# 15.1 Analog to Digital Converters



• The **original analog value** is found by multiplying the digital conversion result (N<sub>ADC</sub>) with the resolution.

$$V_{analog} = N_{ADC} \cdot Resolution$$



# 15.1 Analog to Digital Converters



The accuracy is how close the digital output is to the input signal.

# 15.1 Analog to Digital Converters



- The accuracy is how close the digital output is to the input signal.
- By design, an ADC will only ever be able to get within +/- ½ LSB of the original analog value.

Accuracy = +/- ½ LSB

# 15.1 Analog to Digital Converters



**Example:** For the V<sub>analog</sub> voltage read in the above example, what is the accuracy of the result?

$$V_{analog}$$
 = +1.836962 +/- 415  $\mu V$ 

This means that the result 0x08A5 could be any voltage between **+1.836548** and **+1.837378**.

# 15.1 Analog to Digital Converters



# 15.1 Analog to Digital Converters



# 15.1 Analog to Digital Converters



# 15.1 Analog to Digital Converters



# 15.1 Analog to Digital Converters



# 15.1 Analog to Digital Converters



# 15.1 Analog to Digital Converters



# 15.1 Analog to Digital Converters



# 15.1 ANALOG TO DIGITAL CONVERTERS



The sample period (T<sub>SA</sub>) is the time between samples.

# 15.1 Analog to Digital Converters



The sampling rate is the frequency of sampling: f<sub>SA</sub>= 1/T<sub>SA</sub>



- The sampling rate is the frequency of sampling: f<sub>SA</sub>= 1/T<sub>SA</sub>
- This has units of samples-per-second (i.e., ksps, Msps).

### 15.1 Analog to Digital Converters



If you sample fast enough, you can reconstruct the original signal.

## 15.1 Analog to Digital Converters



- If you sample fast enough, you can reconstruct the original signal.
- Nyquist-Shannon Sampling Theorem states you need to sample at least twice as fast as the frequency of the incoming signal to accurately reconstruct the original waveform.

## 15.1 Analog to Digital Converters



The MSP430FR2355 can sample up to 200 ksps.

## 15.1 Analog to Digital Converters





## EMBEDDED SYSTEMS DESIGN

### **CHAPTER 15: ANALOG TO DIGITAL CONVERTERS**

15.1 Analog to Digital Converters - Overview





www.youtube.com/c/DigitalLogicProgramming LaMeres



# **EMBEDDED SYSTEMS DESIGN**

CHAPTER 15: ANALOG TO DIGITAL CONVERTERS

15.2 ADC OPERATION ON THE MSP430FR2355 - CONFIGURATION









## 15.2 ADC OPERATION ON THE MSP430FR2355

 The MSP430 contains an ADC core with selectable resolution (8bit, 10-bit, 12-bit).



# 15.2 ADC OPERATION ON THE MSP430FR2355

 The ADC can be driven with 1 of 16 inputs that are selected using an analog multiplexer that sits in front of the ADC core.



- The ADC can be driven with 1 of 16 inputs that are selected using an analog multiplexer that sits in front of the ADC core.
- A0 → A11 are connected to pins that share with ports (use Port Function Select Registers = 11).



- The ADC can be driven with 1 of 16 inputs that are selected using an analog multiplexer that sits in front of the ADC core.
- A0 → A11 are connected to pins that share with ports (use Port Function Select Registers = 11).
- A12 is an on-chip temperature sensor



- The ADC can be driven with 1 of 16 inputs that are selected using an analog multiplexer that sits in front of the ADC core.
- A0 → A11 are connected to pins that share with ports (use Port Function Select Registers = 11).
- A12 is an on-chip temperature sensor
- A13 is the internal voltage reference.



- The ADC can be driven with 1 of 16 inputs that are selected using an analog multiplexer that sits in front of the ADC core.
- A0 → A11 are connected to pins that share with ports (use Port Function Select Registers = 11).
- A12 is an on-chip temperature sensor
- A13 is the internal voltage reference.
- A14 and A15 are VSS and VCC.



# 15.2 ADC OPERATION ON THE MSP430FR2355

 The ADC clock source is selectable with two stages of programmable dividers/prescalers.



# 15.2 ADC OPERATION ON THE MSP430FR2355

 The ADC clock source is selectable with two stages of programmable dividers/prescalers.



# 15.2 ADC OPERATION ON THE MSP430FR2355

 The voltage range of the ADC is also programmable with options of using the power supply (VCC) and GND (VSS), input pins, or a variety of internally generated voltages.



## 15.2 ADC OPERATION ON THE MSP430FR2355

 The ADC peripheral also has a large number of programmable options that dictate its behavior in addition to 6 interrupts that can be triggered upon certain conditions.



- The basic use model for the ADC peripheral is:
  - Configure peripheral using a set of registers.
  - The conversation is started by the user (or by the successful completion of a prior conversation).
  - The result of the conversation is ready from the ADC's conversion memory register.



# 15.2 ADC OPERATION ON THE MSP430FR2355

 Flags can be used to track the status of the conversion and trigger interrupts to react to various states of the conversion.



- ADC Control 0 (ADCCTL0) Register
- ADC Control 1 (ADCCTL1) Register
- ADC Control 2 (ADCCTL2) Register
- ADC Memory Control (ADCMCTL0) Register
- ADC Conversion Memory (ADCMEM0) Register
- ADC Interrupt Enable (ADCIE) Register
- ADC Interrupt Flag (ADCIFG) Register
- ADC Interrupt Vector (ADCIV) Register
- ADC Window Comparator Low Threshold (ADCLO) Register
- ADC Window Comparator High Threshold (ADCHI) Register



### 15.2 ADC OPERATION ON THE MSP430FR2355

#### **ADCCTL0** contains:

- settings for the number of ADCCLK cycles to use during the conversion (ADCSHTx)
- how the ADC is triggered (ADCMSC)
- turning the ADC on (ADCON)
- enabling the conversion (ADCENC)
- Starting a conversion (ADCSC).

#### ADC Control Register 0 (ADCCTL0)

| Bit   | Field    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|-------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12 | Reserved | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 11:8  | ADCSHTx  | ADC Sample-and-Hold Time. This defines the number of ADCCLK cycles in the sampling period for the ADC.  0000 = 4 ADCCLK Cycles 0001 = 8 ADCCLK Cycles (default) 0010 = 16 ADCCLK Cycles 0011 = 32 ADCCLK Cycles 0100 = 64 ADCCLK Cycles 0101 = 96 ADCCLK Cycles 0110 = 128 ADCCLK Cycles 0110 = 128 ADCCLK Cycles 0110 = 128 ADCCLK Cycles 1000 = 256 ADCCLK Cycles 1001 = 384 ADCCLK Cycles 1010 = 512 ADCCLK Cycles 1011 = 768 ADCCLK Cycles 1101 = 1024 ADCCLK Cycles 1101 = 1024 ADCCLK Cycles 1101 = 1024 ADCCLK Cycles 1110 = 1024 ADCCLK Cycles 1110 = 1024 ADCCLK Cycles 1111 = 1024 ADCCLK Cycles |  |
| 7     | ADCMSC   | ADC Multiple Sample-and-Conversion. Valid for only sequence or repeated modes.  0 = The sampling timer requires a rising edge of the SHI signal to trigger each sample-and-convert.  1 = The first rising edge of the SHI signal triggers the sampler timer, but subsequence sample-and-conversions happen automatically                                                                                                                                                                                                                                                                                   |  |
| 6:5   | Reserved | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 4     | ADCON    | ADC On. (0 = ADC On; 1 = ADC Off)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 3:2   | Reserved | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 1     | ADCENC   | ADC Enable Conversion. (0 = ADC Disabled; 1 = ADC Enabled)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 0     | ADCSC    | ADC Start Conversion. (0 = No Start; 1 =Start Sample-and-Convert)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |

### 15.2 ADC OPERATION ON THE MSP430FR2355

### **ADCCTL0** contains:

- settings for the number of ADCCLK cycles to use during the conversion (ADCSHTx)
- how the ADC is triggered (ADCMSC)
- turning the ADC on (ADCON)
- enabling the conversion (ADCENC)
- Starting a conversion (ADCSC).







### 15.2 ADC OPERATION ON THE MSP430FR2355

#### **ADCCTL1** contains:

- settings for the source of the sample trigger (ADCSHSx)
- an option for running the sampler in pulse mode (ADCSHP)
- an input inversion option (ADCISSH)
- settings for the second clock divider stage (ADCDIVx)

#### ADC Control Register 1 (ADCCTL1)

| Bit Field Description |            | Description                                                                                                                                                                                                                                                                                          |  |
|-----------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12                 | Reserved   |                                                                                                                                                                                                                                                                                                      |  |
| 11-10                 | ADCSHSx    | ADC Sample-and-Hold Source Select.  00 = ADCSC bit 01 = Timer Trigger 0 (see device-specific data sheet) 10 = Timer Trigger 1 (see device-specific data sheet) 11 = Timer Trigger 2 (see device-specific data sheet)                                                                                 |  |
| 9                     | ADCSHP     | ADC Sample-and-Hold Pulse-Mode Select. This selects the source of the sampling signal (SAMPCON) to be either the output of the sampling time or the sample-input signal directly.  0 = SAMPCON signal is sourced from the sample input signal 1 = SAMPCON signal is sourced from the sampling timer. |  |
| 8                     | ADCISSH    | ADC Invert Signal Sample-and-Hold.  0 = The sample input is not inverted.  1 = The sample input signal is inverted.                                                                                                                                                                                  |  |
| 7:5                   | ADCDIVx    | ADC Clock Divider.  000 = Divide by 1  001 = Divide by 2  010 = Divide by 3  011 = Divide by 4  100 = Divide by 5  101 = Divide by 5  101 = Divide by 6  110 = Divide by 7  111 = Divide by 8                                                                                                        |  |
| 4:3                   | ADCSSELx   | ADC Clock Source Select.  00 = MODCLK (internal high-speed oscillator)  01 = ACLK  10 = SMCLK  11 = SMCLK                                                                                                                                                                                            |  |
| 2:1                   | ADCCONSEQx | ADC Conversion Sequence Mode Select.  00 = Single-channel, single-conversion                                                                                                                                                                                                                         |  |
| 0                     | ADCBUSY    | ADC Busy, (0 = No Operation is Active; 1 = ADC is Active)                                                                                                                                                                                                                                            |  |

### 15.2 ADC OPERATION ON THE MSP430FR2355

#### **ADCCTL1** contains:

- the ADC clock source (ADCSSELx)
- whether the conversion is to run once or multiple times upon a trigger (ADCCONSEQx)
- a status flag indicating the conversion is busy (ADCBSUSY).

#### ADC Control Register 1 (ADCCTL1)

| Bit                                                                                                                                                                                                                           | Field      | Description                                                                                                                                                                                                                                                                                             |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12                                                                                                                                                                                                                         | Reserved   | -                                                                                                                                                                                                                                                                                                       |  |
| 11-10                                                                                                                                                                                                                         | ADCSHSx    | ADC Sample-and-Hold Source Select.  00 = ADCSC bit 01 = Timer Trigger 0 (see device-specific data sheet) 10 = Timer Trigger 1 (see device-specific data sheet) 11 = Timer Trigger 2 (see device-specific data sheet)                                                                                    |  |
| sampling signal (SAMPCON) to be either the output of the sampling or the sample-input signal directly.  0 = SAMPCON signal is sourced from the sample input signal signal is sourced from the sample input signal is sourced. |            | ADC Sample-and-Hold Pulse-Mode Select. This selects the source of the sampling signal (SAMPCON) to be either the output of the sampling timer or the sample-input signal directly.  0 = SAMPCON signal is sourced from the sample input signal.  1 = SAMPCON signal is sourced from the sampling timer. |  |
| 8                                                                                                                                                                                                                             | ADCISSH    | ADC Invert Signal Sample-and-Hold.  0 = The sample input is not inverted.  1 = The sample input signal is inverted.                                                                                                                                                                                     |  |
| 7:5                                                                                                                                                                                                                           | ADCDIVx    | ADC Clock Divider.  000 = Divide by 1  001 = Divide by 2  010 = Divide by 3  011 = Divide by 4  100 = Divide by 5  101 = Divide by 6  110 = Divide by 7  111 = Divide by 8                                                                                                                              |  |
| 4:3                                                                                                                                                                                                                           | ADCSSELx   | ADC Clock Source Select.  00 = MODCLK (internal high-speed oscillator)  01 = ACLK  10 = SMCLK  11 = SMCLK                                                                                                                                                                                               |  |
| 2:1                                                                                                                                                                                                                           | ADCCONSEQx | ADC Conversion Sequence Mode Select.  00 = Single-channel, single-conversion 01 = Sequence-of-channels 10 = Repeat-single-channel 11 = Repeat-sequence-of-channels                                                                                                                                      |  |
| 0                                                                                                                                                                                                                             | ADCBUSY    | USY ADC Busy. (0 = No Operation is Active; 1 = ADC is Active)                                                                                                                                                                                                                                           |  |

# 15.2 ADC OPERATION ON THE MSP430FR2355



ADCBUSY

ADC Busy. (0 = No Operation is Active; 1 = ADC is Active)

# 15.2 ADC OPERATION ON THE MSP430FR2355

#### **ADCCTL2** contains:

- settings for the first clock divider stage (ADCPDIVx)
- the resolution of the ADC (ADCRES)
- the data format of the result (ADCDF)
- the range for the anticipated sample rate (ADCSR).



# 15.2 ADC OPERATION ON THE MSP430FR2355

### **ADCCTL2** contains:

- settings for the first clock divider stage (ADCPDIVx)
- the resolution of the ADC (ADCRES)
- the data format of the result (ADCDF)
- the range for the anticipated sample rate (ADCSR).



Note that the default setting for ADCRES is 01 (10-bit).

If this setting is to be changed, the LSB of ADCRES needs to be cleared before the new settings are written.



### 15.2 ADC OPERATION ON THE MSP430FR2355

#### **ADCMCTL0** contains:

- settings for the reference voltage selection (ADCSREFx).
  - "VREF" refers to the internal reference voltages that the MCU can produce.
  - "VEREF+/-" refers to the external pins.
  - "AVCC" refers to the MCU power supply (+3.4v).
- the ADC input channel that will be routed to the sample-and-hold stage (ADCINCHx).

| Bit | Field    | D                                                                                                                                                                                                                                                                                                              | escription                                                                                                                                           |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:7 | Reserved | -                                                                                                                                                                                                                                                                                                              |                                                                                                                                                      |
|     |          | ADC Reference Voltage Select.                                                                                                                                                                                                                                                                                  |                                                                                                                                                      |
| 6:4 | ADCSREFX | 000 = {VR+ = AVCC, VR- = AVSS}<br>001 = {VR+ = VREF, VR- = AVSS}<br>010 = {VR+ = VEREF+ buffered, VR- = AVSS}<br>011 = {VR+ = VEREF+, VR- = AVSS}<br>100 = {VR+ = AVCC, VR- = VEREF-}<br>101 = {VR+ = VREF, VR- = VEREF-}<br>110 = {VR+ = VEREF+ buffered, VR- = VEREF-}<br>111 = {VR+ = VEREF+, VR- = VEREF-} |                                                                                                                                                      |
|     |          | ADC Input Channel Select.                                                                                                                                                                                                                                                                                      | Connection                                                                                                                                           |
| 3:0 | ADCINCHX | 0000 = A0/VEREF+<br>0001 = A1<br>0010 = A2/VEREF-<br>0011 = A3<br>0100 = A4<br>0101 = A5<br>0110 = A6<br>0111 = A7<br>1000 = A8<br>1001 = A9<br>1010 = A10<br>1011 = A11<br>1100 = A12<br>1101 = A13<br>1111 = A14<br>1111 = A15                                                                               | (P1.0) (P1.1) (P1.2) (P1.3) (P1.4) (P1.5) (P1.6) (P1.7) (P5.0) (P5.1) (P5.2) (P5.3) (on-chip temperature sensor) (internal reference voltage) (DVSS) |

### 15.2 ADC OPERATION ON THE MSP430FR2355

#### **ADCMCTL0** contains:

- settings for the reference voltage selection (ADCSREFx).
  - "VREF" refers to the internal reference voltages that the MCU can produce.
  - "VEREF+/-" refers to the external pins.
  - o "AVCC" refers to the MCU power supply (+3.4v).
- the ADC input channel that will be routed to the sample-and-hold stage (ADCINCHx).



Note: the Port Function Select settings of 0b11 selects the Analog function.

### 15.2 ADC OPERATION ON THE MSP430FR2355

**ADCMCTL0** 

We will use the following for the basic ADC setup

| ADC Conversion Memory Control (ADCMCTL0) Register |      |                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                |                                                                                                                                                                  |  |  |
|---------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                   | Bit  | Field                                                                                                                                                                                                                                                                                                                                                    | Description                                                                                                                                                                                                    |                                                                                                                                                                  |  |  |
|                                                   | 15:7 | Reserved                                                                                                                                                                                                                                                                                                                                                 | -                                                                                                                                                                                                              |                                                                                                                                                                  |  |  |
|                                                   | 6:4  | ADC Reference Voltage Select.  000 = {VR+ = AVCC, VR- = AVSS} 001 = {VR+ = VREF, VR- = AVSS} 010 = {VR+ = VREF+ buffered, VR- = AVSS} 0111 = {VR+ = VEREF+, VR- = AVSS} 100 = {VR+ = AVCC, VR- = VEREF-} 101 = {VR+ = VREF, VR- = VEREF-} 110 = {VR+ = VREF, VR- = VEREF-} 110 = {VR+ = VREF+ buffered, VR- = VEREF-} 111 = {VR+ = VEREF+, VR- = VEREF-} |                                                                                                                                                                                                                | R = AVSS)  buffered, VR = AVSS}  VR = AVSS, R = VEREF-;  buffered, VR = VEREF-;                                                                                  |  |  |
|                                                   | 3:0  | ADCINCHX                                                                                                                                                                                                                                                                                                                                                 | ADC Input Channel Select.  0000 = A0/VEREF+ 0001 = A1 0010 = A2/VEREF- 0011 = A3 0100 = A4 0101 = A5 0110 = A6 0111 = A7 1000 = A8 1001 = A9 1010 = A10 1011 = A11 1100 = A12 1101 = A13 1110 = A14 1111 = A15 | Connection  (P1.0) (P1.1) (P1.2) (P1.3) (P1.4) (P1.5) (P1.6) (P1.7) (P5.0) (P5.1) (P5.2) (P5.3) (on-ohip temperature sensor) (internal reference voltage) (DVCC) |  |  |

### 15.2 ADC OPERATION ON THE MSP430FR2355

 The ADC peripheral contains six interrupt flags that can be used to monitor the status of the conversion.



### 15.2 ADC OPERATION ON THE MSP430FR2355

 There is an interrupt flag that will trigger when a conversion is complete (ADCIFG0).



#### 15.2 ADC OPERATION ON THE MSP430FR2355

There are three interrupts that can be used with a threshold window feature where the ADC watches for whether the input is within the window (ADCINIFG), below the window (ADCLOIFG), or above the window (ADCHIIFG).



#### 15.2 ADC OPERATION ON THE MSP430FR2355

There is also one interrupt to indicate if ADCMEM0 has been written to before the last conversion result has been read (ADCOVIFG).



#### 15.2 ADC OPERATION ON THE MSP430FR2355

Finally, there is one interrupt to indicate that a new conversion is triggered before the current conversion has completed (ADCTOVIFG).



#### 15.2 ADC OPERATION ON THE MSP430FR2355



#### 15.2 ADC OPERATION ON THE MSP430FR2355



#### EMBEDDED SYSTEMS DESIGN

## CHAPTER 15: ANALOG TO DIGITAL CONVERTERS 15.2 ADC OPERATION ON THE MSP430FR2355 - CONFIGURATION





www.youtube.com/c/DigitalLogicProgramming\_LaMeres



#### EMBEDDED SYSTEMS DESIGN

#### **CHAPTER 15: ANALOG TO DIGITAL CONVERTERS**

15.2 ADC OPERATION ON THE MSP430FR2355 – EXAMPLE: READING AN ANALOG VOLTAGE USING POLLING CONVERSION-COMPLETE IFG





## READING AN ANALOG VOLTAGE WITH THE ADC USING POLLING TO MONITOR CONVERSION-COMPLETE

We are going to set up the ADC on the LaunchPad<sup>TM</sup> board to read an analog voltage on P1.2. We will drive P1.2 with a sine wave voltage from a function generator. The sine wave will have an amplitude of 1.7v, an offset of 1.7v, and frequency of 1Hz. These settings will produce an analog voltage that will cycle between 0v and +3.4v every second. When the voltage is **below** +3.0v, we will light up LED2 (green) on the LaunchPad<sup>TM</sup> board. When the voltage is **above** +3.0v, we will light up LED1 (red) on the LaunchPad<sup>TM</sup> board. This program emulates an "overvoltage monitor" application. The following is the setup for this example.





READING AN
ANALOG
VOLTAGE WITH
THE ADC USING P1.2
POLLING TO
MONITOR
CONVERSIONCOMPLETE



## READING AN ANALOG VOLTAGE WITH THE ADC USING POLLING TO MONITOR CONVERSION-COMPLETE

Step 1: In CCS, create a new C/C++ Empty Project (with main.c) titled: C\_ADC\_Sampling\_P1.2\_Polling

Step 2: Type in the following code in main.c after the statement to stop the watchdog timer.

# READING AN ANALOG VOLTAGE WITH THE ADC USING POLLING TO MONITOR CONVERSIONCOMPLETE

```
#include <msp430.h>
unsigned int ADC Value;
int main(void)
    WDTCTL = WDTPW | WDTHOLD; // stop watchdog timer
    //-- Configure Ports
    P1DIR |= BIT0;
                              // Config P1.0 (LED1) as output
    P6DIR |= BIT6;
                              // Config P6.6 (LED2) as output
                                                                - Change mode for P1.2
                              // Configure P1.2 Pin for A2 -
    P1SEL1 |= BIT2;
                                                                 to ADC channel A2.
    P1SEL0 |= BIT2;
    PM5CTLØ &= ~LOCKLPM5:
                              // Turn on GPIO
    //-- Configure ADC
                                                                        - Conversion
    ADCCTLØ &= ~ADCSHT;
                              // Clear ADCSHT from def. of ADCSHT=01
                                                                          cycles = 16.
                              // Conversion Cycles = 16 (ADCSHT=10)
    ADCCTL0 = ADCSHT_2;
                                                                        -ADC = on.
    ADCCTLØ |= ADCON;
                              // Turn ADC ON
                                                                         - Use SMCLK.
                              // ADC Clock Source = SMCLK
    ADCCTL1 = ADCSSEL 2;
                              // Sample signal source = sampling timer
                                                                         - Sample timer.
    ADCCTL1 |= ADCSHP;
    ADCCTL2 &= ~ADCRES:
                              // Clear ADCRES from def. of ADCRES=01
                                                                          - 12-bit
   ADCCTL2 |= ADCRES 2;
                              // Resolution = 12-bit (ADCRES=10)
                                                                           resolution
   ADCMCTL0 = ADCINCH 2;
                              // ADC Input Channel = A2 (P1.2)
                                                                     - Send A2 to ADC.
   while(1)
                                                                         - Start ADC
       ADCCTLØ |= ADCENC | ADCSC:
                                         // Enable and Start conversion
        while((ADCIFG & ADCIFG0) == 0 ); // wait for conv. complete ==
                                                                           - Wait.
        ADC Value = ADCMEM0;
                                         // Read ADC result
                                                                           Read result.
        if(ADC Value > 3613){ // If (A2 > 3v)
            P10UT |= BIT0;
                                   LED1=ON (red)
                                                       - Check the value that was read
            P60UT &= ~BIT6;
                                   LED2=OFF
                                                       and assert / de assert the LEDs
                              // If (A2 < 3v)
        } else {
                                                       accordingly.
            P10UT &= ~BIT0:
                                   LED1=OFF
                                   LED2=ON (green)
            P6OUT |= BIT6:
    return 0;
```

### READING AN ANALOG VOLTAGE WITH THE ADC USING POLLING TO MONITOR CONVERSION-COMPLETE

Step 3: Save, debug, and run your program. Also run your function generator to produce the sine wave on P1.2.



Did it work? You should see the green LED on most of the time. But when the input signal gets above +3.0v during the top part of the sine wave, the red LED will turn on and the green LED will turn off.

#### EMBEDDED SYSTEMS DESIGN

#### **CHAPTER 15: ANALOG TO DIGITAL CONVERTERS**

15.2 ADC OPERATION ON THE MSP430FR2355 – EXAMPLE: READING AN ANALOG VOLTAGE USING POLLING CONVERSION-COMPLETE IFG





www.youtube.com/c/DigitalLogicProgramming LaMeres



#### **EMBEDDED SYSTEMS DESIGN**

#### **CHAPTER 15: ANALOG TO DIGITAL CONVERTERS**

15.2 ADC OPERATION ON THE MSP430FR2355 – EXAMPLE: READING AN ANALOG VOLTAGE USING POLLING CONVERSION-COMPLETE IRQ





## READING AN ANALOG VOLTAGE WITH THE ADC USING AN IRQ TO MONITOR CONVERSION-COMPLETE

We are going to set up the ADC on the LaunchPad<sup>TM</sup> board to read an analog voltage on P1.2. We will drive P1.2 with a sine wave voltage from a function generator. The sine wave will have an amplitude of 1.7v, an offset of 1.7v, and frequency of 1Hz. These settings will produce an analog voltage that will cycle between 0v and +3.4v every second. When the voltage is **below** +3.0v, we will light up LED2 (green) on the LaunchPad<sup>TM</sup> board. When the voltage is **above** +3.0v, we will light up LED1 (red) on the LaunchPad<sup>TM</sup> board. This program emulates an "overvoltage monitor" application. The following is the setup for this example.





READING AN
ANALOG
VOLTAGE WITH
THE ADC USING P1.2
AN IRQ TO
MONITOR
CONVERSIONCOMPLETE







READING AN
ANALOG
VOLTAGE WITH
THE ADC USING P1.2
AN IRQ TO
MONITOR
CONVERSIONCOMPLETE











## READING AN ANALOG VOLTAGE WITH THE ADC USING AN IRQ TO MONITOR CONVERSION-COMPLETE

Step 1: In CCS, create a new C/C++ Empty Project (with main.c) titled: C\_ADC\_Sampling\_P1.2\_IRQ

Step 2: Type in the following code in main.c after the statement to stop the watchdog timer.

## READING AN ANALOG VOLTAGE WITH THE ADC USING AN IRQ TO MONITOR CONVERSION-COMPLETE

Step 3: Save, debug, and run your program. Also run your function generator to produce the sine wave on P1.2.



Did it work? You should see the same behavior as in the last polling example.

```
#include <msp430.h>
unsigned int ADC Value;
int main(void)
    WDTCTL = WDTPW | WDTHOLD: // stop watchdog timer
   //-- Configure Ports
   P1DIR |= BIT0;
                              // Config P1.0 (LED1) as output
    P6DIR |= BIT6:
                              // Config P6.6 (LED2) as output
                                                                 Change mode for P1.2
    P1SEL1 |= BIT2:
                              // Configure P1.2 Pin for A2 -
                                                                  to ADC channel A2
    P1SEL0 |= BIT2;
    PM5CTL0 &= ~LOCKLPM5;
                              // Turn on GPIO
    //-- Configure ADC
                                                                         - Conversion
   ADCCTLØ &= ~ADCSHT;
                              // Clear ADCSHT from def. of ADCSHT=01
                                                                          cycles = 16.
    ADCCTLØ |= ADCSHT 2:
                              // Conversion Cycles = 16 (ADCSHT=10)
                                                                         - ADC = on.
    ADCCTLØ |= ADCON;
                              // Turn ADC ON
    ADCCTL1 |= ADCSSEL 2;
                              // ADC Clock Source = SMCLK
                                                                         - Use SMCLK.
                                                                          - Sample timer.
    ADCCTL1 |= ADCSHP;
                              // Sample signal source = sampling timer
    ADCCTL2 &= ~ADCRES:
                              // Clear ADCRES from def. of ADCRES=01
                                                                          - 12-bit
    ADCCTL2 |= ADCRES 2;
                              // Resolution = 12-bit (ADCRES=10)
                                                                            resolution
    ADCMCTL0 |= ADCINCH 2;
                              // ADC Input Channel = A2 (P1.2)
                                                                       Send A2 to ADC
    ADCIE = ADCIE0:
                              // Enable ADC Conv Complete IRO
                              // Enable Maskable IRQs - Enable ADC conversion
    __enable_interrupt();
                                                            complete IRQ (ADCIFG0).
   while(1)
                                                                            - Start ADC
      ADCCTL0 |= ADCENC | ADCSC;
                                        // Enable and Start conversion -
      while((ADCIFG & ADCIFG0) == 0 ); // wait for conv. complete ____
                                                                         - Wait until
                                                                         conversion is
    return 0;
                                                                         complete
                                                                         before starting
                                                                         loop over.
//----- Interrupt Service Routines -----
#pragma vector=ADC VECTOR
interrupt void ADC_ISR(void){
    ADC Value = ADCMEM0;
                                // Read ADC value
    if(ADC Value > 3613){
                                // If (A2 > 3v)
                                                        - The functionality to read the
       P1OUT |= BIT0;
                                    LED1=ON (red)
                                                         ADC result and configure the
       P60UT &= ~BIT6;
                                    LED2=OFF
                                                         LEDs is put into an ISR.
    } else {
                                // If (A2 < 3v)
        P1OUT &= ~BIT0;
                                    LED1=OFF
       P6OUT |= BIT6:
                                    LED2=ON (green)
```

#### EMBEDDED SYSTEMS DESIGN

#### **CHAPTER 15: ANALOG TO DIGITAL CONVERTERS**

15.2 ADC OPERATION ON THE MSP430FR2355 – EXAMPLE: READING AN ANALOG VOLTAGE USING POLLING CONVERSION-COMPLETE IRQ





www.youtube.com/c/DigitalLogicProgramming LaMeres



#### **EMBEDDED SYSTEMS DESIGN**

#### **CHAPTER 15: ANALOG TO DIGITAL CONVERTERS**

15.2 ADC OPERATION ON THE MSP430FR2355 – EXAMPLE: READING ANALOG VOLTAGE W CONVERSION-COMPLETE IRQ & LPM





### READING ANALOG VOLTAGE W CONVERSION-COMPLETE IRQ & LPM

We are going to set up the ADC on the LaunchPad<sup>TM</sup> board to read an analog voltage on P1.2. We will drive P1.2 with a sine wave voltage from a function generator. The sine wave will have an amplitude of 1.7v, an offset of 1.7v, and frequency of 1Hz. These settings will produce an analog voltage that will cycle between 0v and +3.4v every second. When the voltage is **below** +3.0v, we will light up LED2 (green) on the LaunchPad<sup>TM</sup> board. When the voltage is **above** +3.0v, we will light up LED1 (red) on the LaunchPad<sup>TM</sup> board. This program emulates an "overvoltage monitor" application. The following is the setup for this example.





READING
ANALOG
VOLTAGE W
CONVERSIONCOMPLETE
IRQ & LPM







READING
ANALOG
VOLTAGE W
CONVERSIONCOMPLETE
IRQ & LPM











## READING AN ANALOG VOLTAGE WITH THE ADC USING AN IRQ AND LOW POWER MODE

Step 1: In CCS, create a new C/C++ Empty Project (with main.c) titled: C\_ADC\_Sampling\_P1.2\_LPM

Step 2: Type in the following code in main.c after the statement to stop the watchdog timer.



## READING AN ANALOG VOLTAGE WITH THE ADC USING AN IRQ TO MONITOR CONVERSION-COMPLETE

Step 3: Save, debug, and run your program. Also run your function generator to produce the sine wave on P1.2.



```
#include <msp430.h>
unsigned int ADC Value;
int main(void)
   WDTCTL = WDTPW | WDTHOLD; // stop watchdog timer
   //-- Configure Ports
   P1DIR |= BIT0;
                              // Config P1.0 (LED1) as output
   P6DIR |= BIT6:
                              // Config P6.6 (LED2) as output
                                                                - Change mode for P1.2
   P1SEL1 |= BIT2:
                              // Configure P1.2 Pin for A2 -
                                                                 to ADC channel A2.
   P1SEL0 |= BIT2;
   PM5CTLØ &= ~LOCKLPM5;
                              // Turn on GPIO
   //-- Configure ADC
                                                                         - Conversion
   ADCCTL0 &= ~ADCSHT;
                              // Clear ADCSHT from def. of ADCSHT=01
                                                                          cycles = 16.
   ADCCTL0 |= ADCSHT 2;
                              // Conversion Cycles = 16 (ADCSHT=10)
                                                                         - ADC = on.
   ADCCTL0 |= ADCON;
                              // Turn ADC ON
                                                                          - Use SMCLK.
   ADCCTL1 |= ADCSSEL 2;
                              // ADC Clock Source = SMCLK
   ADCCTL1 |= ADCSHP;
                              // Sample signal source = sampling timer
                                                                         - Sample timer
   ADCCTL2 &= ~ADCRES:
                              // Clear ADCRES from def. of ADCRES=01
                                                                          - 12-bit
   ADCCTL2 |= ADCRES 2;
                              // Resolution = 12-bit (ADCRES=10)
                                                                            resolution
   ADCMCTL0 |= ADCINCH 2;
                              // ADC Input Channel = A2 (P1.2)
                                                                      - Send A2 to ADC
   ADCIE |= ADCIE0:
                              // Enable ADC Conv Complete IRO
                                                           - Enable ADCIFGO.
   while(1)
      ADCCTL0 = ADCENC | ADCSC;
                                           // Enable and Start conv -
                                                                        - Start ADC.
       bis SR register(GIE | LPM0 bits); // Enable maskable IRQs,
                                           // Turn off CPU for LPM
                                                                         - Instead of
   return 0;
                                                                         waiting, we'll
                                                                         just turn off the
//---- Interrupt Service Routines -
                                                                         CPU by setting
#pragma vector=ADC VECTOR
                                                                         the "CPUOFF"
interrupt void ADC ISR(void){
                                                                         bit in SR.
   ADC Value = ADCMEM0;
                                          // Read ADC value
   __bic_SR_register_on_exit(LPM0 bits); // Wake up CPU
                                                                     - At this point
   if(ADC Value > 3613){
                                // If (A2 > 3v)
                                                                     conversion is
       P1OUT |= BIT0;
                                // LED1=ON (red)
                                                                     complete.
       P6OUT &= ~BIT6:
                                    LED2=OFF
                                                                     We'll read the
   } else {
                                // If (A2 < 3v)
                                                                     ADC result and
       P10UT &= ~BIT0;
                                    LED1=OFF
                                                                     wake up the
       P6OUT |= BIT6;
                                // LED2=ON (green)
                                                                     CPU.
```

#### EMBEDDED SYSTEMS DESIGN

#### **CHAPTER 15: ANALOG TO DIGITAL CONVERTERS**

15.2 ADC OPERATION ON THE MSP430FR2355 – EXAMPLE: READING ANALOG VOLTAGE W CONVERSION-COMPLETE IRQ & LPM





www.youtube.com/c/DigitalLogicProgramming LaMeres

