

#### Implementation of the pipelined datapath



What do we need to add to actually split the datapath into stages?

#### **Pipelined Datapath**



Can you find a problem even if there are no dependencies? What instructions can we execute to manifest the problem?

#### Lw: Instruction fetch and Instruction decode



#### Lw: Execution



# Lw: Memory and Write back





# Sw: Memory and Write back



#### **Corrected Datapath**



#### **Graphically Representing Pipelines**



Multiple-clock-cycle diagram vs. Single-clock-cycle diagram

# **Pipeline Control**



#### Pipeline control

- We have 5 stages. What needs to be controlled in each stage?
  - Instruction Fetch and PC Increment: the control signals are always asserted (this stage is executed at every clock cycle)
  - Instruction Decode / Register Fetch: the control signals are always asserted (this stage is executed at every clock cycle)
  - Execution: set RegDst, ALUOp, ALUSrc (select the result register, the ALU operation, and either Read data 2 or a signextended immediate for the ALU).
  - Memory Stage: Branch, MemRead, MemWrite (set by beg, lw, sw).
  - Write Back: MemtoReg, RegWrite (send the ALU result to the memory or to the register file, write the value).

# **Pipeline Control**

#### Pass control signals along just like the data

|             | Execution/Address Calculation stage control lines |            |            |            | Memory access stage control lines |             |              | stage control lines |               |
|-------------|---------------------------------------------------|------------|------------|------------|-----------------------------------|-------------|--------------|---------------------|---------------|
| Instruction | Reg<br>Dst                                        | ALU<br>Op1 | ALU<br>Op0 | ALU<br>Src | Branch                            | Mem<br>Read | Mem<br>Write | Reg<br>write        | Mem to<br>Reg |
| R-format    | 1                                                 | 1          | 0          | 0          | 0                                 | 0           | 0            | 1                   | 0             |
| lw          | 0                                                 | 0          | 0          | 1          | 0                                 | 1           | 0            | 1                   | 1             |
| sw          | Χ                                                 | 0          | 0          | 1          | 0                                 | 0           | 1            | 0                   | X             |
| beq         | Х                                                 | 0          | 1          | 0          | 1                                 | 0           | 0            | 0                   | Х             |



# **Datapath with Control**



#### **Example**

```
lw $10, 20($1)
sub $11, $2, $3
and $12, $4, $5
or $13, $6, $7,
add $14, $8, $9
```