### Arithmetic Logic Unit (ALU)



ALU operation (2-bit):

00 = and 01 = or10 = add





## What about subtraction (a - b)?

- Two's complement approach: just negate b and add.
- How do we negate?



### ALU operation (3-bit):

| Binvert | Operation |   |     |
|---------|-----------|---|-----|
| 0       | 00        | = | and |
| 0       | 01        | = | or  |
| 0       | 10        | = | add |
| 1       | 10        | = | sub |

#### Add 1



### Tailoring the ALU to the MIPS datapath

• Need to support the set-on-less-than instruction

```
slt rd, rs, rt
```

- slt is an arithmetic instruction
- produces a 1 if rs < rt and 0 otherwise</p>
- use subtraction: (a-b) < 0 implies a < b
- Need to support test for equality (beq \$t5, \$t6, label)
  - use subtraction: (a-b) = 0 implies a = b = 2ero=1

# Supporting slt





CarryOut a.



### Test for equality and complete ALU (3-bit control)



#### ALU operation:

000 = and

001 = or

010 = add

110 = subtract

111 = slt

#### Control lines

| Bnegate | Operation | Instruction |
|---------|-----------|-------------|
| 0       | 00        | and         |
| 0       | 01        | or          |
| 0       | 10        | add         |
| 1       | 10        | sub         |
| 1       | 11        | slt         |



• Note: zero is a 1 when the result is zero!

### Adding NOR and NAND operations







## Final ALU (4-bit control)

#### **ALU Control lines**

| Ainvert | Bnegate | Operation | Instruction |
|---------|---------|-----------|-------------|
| 0       | 0       | 00        | and         |
| 0       | 0       | 01        | or          |
| 0       | 0       | 10        | add         |
| 0       | 1       | 10        | sub         |
| 0       | 1       | 11        | slt         |
| 1       | 1       | 00        | nor         |
| 1       | 1       | 01        | nand        |



#### Conclusion

- · We can build an ALU to support the MIPS instruction set
  - key idea: use multiplexor to select the output we want
  - we can efficiently perform subtraction using two's complement
  - we can replicate a 1-bit ALU to produce a 32-bit ALU
- · Important points about hardware
  - all of the gates are always working
  - the speed of a gate is affected by the number of inputs to the gate
  - the speed of a circuit is affected by the number of gates in series (on the "critical path" or the "deepest level of logic")
- · Our primary focus: comprehension, however,
  - Clever changes to organization can improve performance (similar to using better algorithms in software)
  - we'll look at two examples for addition and multiplication

©1998 Morgan Kaufmann Publishers 82

#### Problem: ripple carry adder is slow

- Is a 32-bit ALU as fast as a 1-bit ALU?
- . Is there more than one way to do addition?
  - two extremes: ripple carry and sum-of-products

Can you see the ripple? How could you get rid of it?

$$c_1 = b_0 c_0 + a_0 c_0 + a_0 b_0$$
  
 $c_2 = b_1 c_1 + a_1 c_1 + a_1 b_1$   $c_2 = c_3 = b_2 c_2 + a_2 c_2 + a_2 b_2$   $c_3 = c_4 = b_3 c_3 + a_3 c_3 + a_3 b_3$   $c_4 = c_4 = c_4 c_5$ 

Not feasible! Why?

#### Carry-lookahead adder

- An approach in-between our two extremes
- Motivation:
  - If we didn't know the value of carry-in, what could we do?
  - When would we always generate a carry?

 $g_i = a_i b_i$ 

– When would we propagate the carry?

$$p_i = a_i + b_i$$

Did we get rid of the ripple?

$$\mathbf{c}_1 = \mathbf{g}_0 + \mathbf{p}_0 \mathbf{c}_0$$

$$c_2 = g_1 + p_1c_1 \qquad c_2 =$$

$$c_3 = g_2 + p_2 c_2 \qquad c_3 =$$

$$c_4 = g_3 + p_3 c_3$$

Feasible! Why?

©1998 Morgan Kaufmann Publishers 84

#### Use principle to build bigger adders



- Can't build a 16 bit adder this way... (too big)
- Could use ripple carry of 4-bit CLA adders
- Better: use the CLA principle again!

©1998 Morgan Kaufmann Publishers 85