

# Microelectronic Systems

# DLX Microprocessor: Design & Development Final Project Report

Master degree in Electronics Engineering Master degree in Computer Engineering

Referents: Prof. Mariagrazia Graziano, Giovanna Turvani

Authors:

Alessandro Loschi, Andrea Mongardi

October 29, 2018

# Contents

| 1 DLX Behaviour |     |                               |  |  |  |  |  |
|-----------------|-----|-------------------------------|--|--|--|--|--|
|                 | 1.1 | Instructions                  |  |  |  |  |  |
|                 | 1.2 | Pipeline                      |  |  |  |  |  |
|                 | 1.3 | Instruction Set               |  |  |  |  |  |
|                 | 1.4 | Datapath                      |  |  |  |  |  |
|                 |     | 1.4.1 Pipeline implementation |  |  |  |  |  |
|                 | 1.5 | Control Unit                  |  |  |  |  |  |
|                 | 1.6 |                               |  |  |  |  |  |
| 2               | Mo  | re in details                 |  |  |  |  |  |
|                 | 2.1 | ALU                           |  |  |  |  |  |
|                 |     | 2.1.1 Adder                   |  |  |  |  |  |
|                 |     | 2.1.2 Multiplier              |  |  |  |  |  |
|                 |     | 2.1.3 Divider?                |  |  |  |  |  |
|                 |     | 2.1.4 Logic                   |  |  |  |  |  |
|                 |     | 2.1.5 Comparator              |  |  |  |  |  |
|                 | 2.2 | Simulations                   |  |  |  |  |  |
|                 | 2.3 | Synthesis                     |  |  |  |  |  |
|                 | 2.4 | Layout                        |  |  |  |  |  |
| Δ               | Δda | der behavioural VHDL          |  |  |  |  |  |

## **CHAPTER 1**

## **DLX** Behaviour

The DLX is a RISC microprocessor able to do basic operations of this category. The purpose of this project is to implement a DLX-like processor, with some additional characteristics. We start giving a general description of this device and how it works. Then, we will go deep in our project.

### 1.1 Instructions

Instruction format is on 32 bit and we have a different 6-bit opcode for each one. Depending on this code, we can have 3 different types of instructions:

**R-Type:** For this kind of instruction, the datapath is configured using op-code and func, to make alu register to register operations.

This type of instructions are characterized by the format:

| 6 bit      | 5     | 5    | 5  | 11   |
|------------|-------|------|----|------|
| OP<br>CODE | R \$1 | R\$2 | RD | FUNC |

Figure 1.1: R-Type format

**I-Type:** they are load and store instructions, operations with immediates or conditional branches. The format here is:

| 6 bit      | 5  | 5  | 16        |
|------------|----|----|-----------|
| OP<br>CODE | RŜ | RD | IMMEDIATE |

Figure 1.2: I-Type format

This operations involve immediates or conditional branches, plus conditional load and store.

**J-Type:** They are jump instructions and have a format:



Figure 1.3: J-Type format

## 1.2 Pipeline

The pipeline is composed of 5 different stages (Clock Cycles):

**Instruction Fetch:** During this stage the Program Counter is updated, and the corresponding instruction is loaded from the instruction memory into the instruction register.

**Instuction Decode/Register Fetch:** The instruction is decoded and registers A,B and IMM are fed by the register file.

**Execution:** The values stored in the registers from the previous stage are processed by the alu. The result is stored into ALUOut register.

Memory Access/Branch Completition: Load/Store data from/into the data memory into LMD or coming from ALU. In branches, the PC is replaced with the destination address in the ALUOut register.

Write-Back: Write results into the register file.

#### 1.3 Instruction Set

We implement all the basic DLX instructions, and we add a set of other instructions in order to move our project to pro. The table 1.1 shows the complete list.

### 1.4 Datapath

Our datapath is divided into 5 different units, each one implementing a pipeline stage.

#### 1.4.1 Pipeline implementation

The general architecture is:

#### 1.5 Control Unit

Is the component in advance of send/receive signals from/to datapath in order to manage the instruction flow in the correct way. We use to choose this an hardwired CU, rather than others, because...

#### 1.6

| Mnemonic | Coding | Mnemonic | Coding | Mnemonic | Coding | Mnemonic | Coding |
|----------|--------|----------|--------|----------|--------|----------|--------|
| J        | J,0x02 | SRAI     | I,0x17 | SLEUI    | I,0x3C | SGE      | R,0x2D |
| JAL      | J,0x03 | SEQI     | I,0x18 | SGEUI    | I,0x3D | SLTU     | R,0x3A |
| JR       | J,0x04 | SNEI     | I,0x19 | SLL      | R,0x04 | SGTU     | R,0x3B |
| JALR     | J,0x05 | SLTI     | I,0x1A | SRL      | R,0x06 | SLEU     | R,0x3C |
| BEQZ     | B,0x06 | SGTI     | I,0x1B | SRA      | R,0x07 | SGEU     | R,0x3D |
| BNEZ     | B,0x07 | SLEI     | I,0x1C | ADD      | R,0x20 | MULT     | F,0x0E |
| ADDI     | I,0x08 | SGEI     | I,0x1D | ADDU     | R,0x21 |          |        |
| ADDUI    | I,0x09 | LB       | L,0x20 | SUB      | R,0X23 |          |        |
| SUBI     | I,0X0A | LH       | L,0X21 | SUBU     | R,0X24 |          |        |
| SUBUI    | I,0X0B | LW       | L,0X23 | AND      | R,0X25 |          |        |
| ANDI     | I,0X0C | LBU      | L,0X24 | OR       | R,0X26 |          |        |
| ORI      | I,0X0D | LHU      | L,0X25 | XOR      | R,0X27 |          |        |
| LHI      | I,0X0F | SB       | S,0X28 | SEQ      | R,0X28 |          |        |
| XORI     | I,0X0E | SH       | S,0X29 | SNE      | R,0X29 |          |        |
| SLLI     | I,0X14 | SW       | S,0X2B | SLT      | R,0X2A |          |        |
| NOP      | N,0X15 | SLTUI    | I,0X3A | SGT      | R,0X2B |          |        |
| SRLI     | I,0X16 | SGTUI    | I,0x3B | SLE      | R,0x2C |          |        |

Table 1.1: Instruction Set

## **CHAPTER 2**

# More in details

- 2.1 ALU
- 2.1.1 Adder
- 2.1.2 Multiplier
- 2.1.3 Divider?
- 2.1.4 Logic
- 2.1.5 Comparator
- 2.2 Simulations
- 2.3 Synthesis
- 2.4 Layout

### APPENDIX A

# Adder behavioural VHDL

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
entity ADDER_32 is
        generic (n: NATURAL:= 33);
        port (INA_ADD: in signed (n-1 downto 0);
                         INB_ADD: in signed (n-1 \text{ downto } 0);
                         OUTADD: out signed (n-1 \text{ downto } 0);
                         CTRL_ADD1, CTRL_ADD2: in STD_LOGIC);
end entity ADDER_32;
architecture Behaviour if ADDER_32 is
        begin
        discrimination: process (CTRL_ADD1, CTRL_ADD2) is
                 begin
                          if CTRL\_ADD1 = '1' and CTRL\_ADD2 = '0' then
                                  OUT\_ADD \le INA\_ADD - INB\_ADD;
                          elsif CTRLADD1 = '0' and CTRLADD2 = '1' then
                                  OUT\_ADD \le INB\_ADD - INA\_ADD;
                          else
                                  OUT\_ADD \le INA\_ADD + INB\_ADD;
                         end if;
                 end process;
end architecture Behaviour;
```