#### HOMEWORK II-Part I

Due day: 9:00am Nov. 8 (Thursday), 2012

This homework is to let you familiar with Verilog and SMILE CPU. It includes the second part of a simplified multi-cycle (**SMILE**) CPU with <u>17</u> instructions. You will complete the CPU. It shall be noted that some problems provide skeleton codes. They are for your reference. Most likely, you need to modify them to fit the problem specification.

# General rules for deliverables

- This homework needs to be completed by INDIVIDUAL student.
- Compress all files described in the problem statements into one zip or rar.
- Submit the compress file to the course website before the due day. Warning!

  AVOID submit in the last minute. Late submission is not accepted.

# **Grading Notes**

- Important! DO remember to include your Verilog code. NO code, NO grades. Also, if your code can not be recompiled by TA successfully using tools in SoC Lab, you receive NO credit.
- Write your report seriously and professionally. Incomplete description and information will reduce your chances to get more credits.
- If extra works (like synthesis, post-simulation or additional instructions) are done, please describe them in your final report clearly for bonus points.
- Please follow course policy.

# **Deliverables**

- 1. All CPU Verilog codes including components, testbenches and machine code for each lab exercise. NOTE: Please DO NOT include source code in the report!
- 2. A homework report that includes
  - a. A summary in the beginning to state what has been done (such as SMILE CPU, synthesis, post-synthesis simulation, additional branch instruction with verification)
  - b. A block diagram for your completed SMILE CPU indicating all necessary components and I/O pins. Note please use MS Visio that is available in computer center in the university.

- c. Simulated waveforms with proper explanation
- d. Learned lesson and Conclusion
- 3. Please write in MS word and follow the convention for the file name of your report: n09299992\_蕭育書\_hw2pt1\_report.doc
- 4. All homework requirements should be upload in this file hierarchy. Your file name/folder name is labeled in color red, specifications in color black.

```
N2601xxxx (Your student ID number)(Folder)
    N2601xxxx.doc (Your homework report)
    P1(Folder for Problem 1)
         top.v (top module, use "include" to include all files related EXCEPT IM)
         top_tb.v (testbench, use "'include" to include IM)
         Any other Verilog files for your design
         Any other files to support your testbench
    P2(Folder for Problem 2)
         top.v (top module, use "include" to include all files related EXCEPT IM,DM)
         top_tb.v (testbench, use "include" to include IM and DM)
         Any other Verilog files for your design
         Any other files to support your testbench
    P3(Folder for Problem 3)
         top.v (top module, use "include" to include all files related EXCEPT IM,DM)
         top tb.v (testbench ,use "include" to include IM and DM)
         Any other Verilog files for your design
         Any other files to support your testbench
    P4(Folder for Problem 4)
         top.v (top module, use "include" to include all files related
               EXCEPT IM, DM, ROM and MEMORY)
         top_tb.v (testbench ,use "'include" to include IM, DM,ROM
                   and MEMORY)
         Any other Verilog files for your design
         Any other files to support your testbench
```



Fig.1 File hierarchy for Homework submission

## HOMEWORK II-Part I

# **Exercise**

**SMILE CPU** has the following instruction format

\*Data-processing (SE:sign-extened, ZE:zero-extened)

\*\*\* Note that NOP and SRLI has the same OP + sub OP. This is durable. If you exam their DST, SRC1 and SRC2, you will be able to find their differences and find a proper way to implement.

| 31   | 30       | 25 24 2 | 0 19 15 | 14 10     | 9 5   | 4 0    |
|------|----------|---------|---------|-----------|-------|--------|
| 0    | OP code  | Rt      | Ra      | Rb or imm | 0     | Sub_OP |
| 1bit | ts 6bits | 5bits   | 5bits   | 5bits     | 5bits | 5bits  |

| <b>OP cod</b> e | Mnemonics | DST   | SRC1  | SRC2  | Sub<br>OP | Description                      |
|-----------------|-----------|-------|-------|-------|-----------|----------------------------------|
| 100000          | NOP       | 00000 | 00000 | 00000 | 01001     | No operation                     |
| 100000          | ADD       | \$Rt  | \$Ra  | \$Rb  | 00000     | Rt = Ra + Rb                     |
| 100000          | SUB       | \$Rt  | \$Ra  | \$Rb  | 00001     | Rt = Ra - Rb                     |
| 100000          | AND       | \$Rt  | \$Ra  | \$Rb  | 00010     | Rt = Ra & Rb                     |
| 100000          | OR        | \$Rt  | \$Ra  | \$Rb  | 00100     | $Rt = Ra \mid Rb$                |
| 100000          | XOR       | \$Rt  | \$Ra  | \$Rb  | 00011     | $Rt = Ra \wedge Rb$              |
| 100000          | SRLI      | \$Rt  | \$Ra  | imm   | 01001     | Shift right : $Rt = Ra \gg imm$  |
| 100000          | SLLI      | \$Rt  | \$Ra  | imm   | 01000     | Shift left: Rt = Ra << imm       |
| 100000          | ROTRI     | \$Rt  | \$Ra  | imm   | 01011     | Rotate right : $Rt = Ra \gg imm$ |

| 31   | 30 2    | 5 24 20 | 19 15 | 14 0      |
|------|---------|---------|-------|-----------|
| 0    | OP code | Rt      | Ra    | immediate |
| 1bit | s 6bits | 5bits   | 5bits | 15bits    |

| OP code | Mnemonics | DST  | SRC1 | SRC2 | Description               |  |
|---------|-----------|------|------|------|---------------------------|--|
| 101000  | ADDI      | \$Rt | \$Ra | imm  | Rt = Ra + SE(imm)         |  |
| 101100  | ORI       | \$Rt | \$Ra | imm  | $Rt = Ra \mid ZE(imm)$    |  |
| 101011  | XORI      | \$Rt | \$Ra | imm  | $Rt = Ra ^ ZE(imm)$       |  |
| 000010  | LWI       | \$Rt | \$Ra | imm  | Rt = Mem[Ra + (imm << 2)] |  |
| 001010  | SWI       | \$Rt | \$Ra | imm  | Mem[Ra + (imm << 2)] = Rt |  |

### HOMEWORK II-Part I

| 31   | 30 25    | 24 20 | 19 0      |
|------|----------|-------|-----------|
| 0    | OP code  | Rt    | immediate |
| 1bit | ts 6bits | 5bits | 20bits    |

| OP code | Mnemonics | DST  | SRC1 | Description        |
|---------|-----------|------|------|--------------------|
| 100010  | MOVI      | \$Rt | imm  | Rt = SE(immediate) |

### \*Load and store

| 31   | 30 25    | 24 20 | 19 15 | 14 10 | 9 8   | 7 0    |
|------|----------|-------|-------|-------|-------|--------|
| 0    | OP code  | Rt    | Ra    | Rb    | SV    | Sub_OP |
| 1bit | ts 6bits | 5bits | 5bits | 5bits | 2bits | 8bits  |

| OP cod | e Mnemonics | DST  | SRC1 | SRC2 | Sub OP   | Description               |
|--------|-------------|------|------|------|----------|---------------------------|
| 011100 | LW          | \$Rt | \$Ra | \$Rb | 00000010 | Rt = Mem[Ra + (Rb << sv)] |
| 011100 | SW          | \$Rt | \$Ra | \$Rb | 00001010 | Mem[Ra + (Rb << sv)] = Rt |

- 1. (20/250) Add in a 2<sup>10</sup>x32bit instruction memory as shown in Figure 1-1 into the CPU system that designed in HW1-Part2-P4.
  - a. Redesign your CPU with the revised controller and add-on components, such as a program counter, or multiplexers etc. so that the modified CPU system could read the sequence of the machine codes from the instruction memory. NOTE that the instruction memory shall be separated from the kernel since the memory will NOT be synthesized later.
  - b. Please load the following machine code shown in Figure 1-2 into the instruction memory and verify the correctness of the corresponding operations.
  - c. Devise another two verification programs by yourself with at least 20 lines each and use them to verify your CPU.
  - d. Modify your code to comply with nLint within 70% of your code, i.e., the number of errors & warnings in total shall not exceed 30% of the number of lines in your code.

### HOMEWORK II-Part I



Figure 1-1 Conceptual Diagram of Instruction Memory

```
0 100010 00000 000000000000000000100
                                        //MOVI R0=20'd4
0 101000 00000 00000 000000000001101
                                        //ADDI
                                                 R0=R0 + 4'b1101
0 101100 00001 00000 000000000000010
                                        //ORI
                                                 R1=R0 | 4'b0010
0 101011 00001 00001 000000000000111
                                        //XORI
                                                 R1=R1 ^ 4'b0111
0 100000 00000 00000 00000 00000 01001
                                        //NOP
0 100000 00001 00000 00001 00000 00000
                                        //ADD
                                                 R1 = R0 + R1
0 100000 00001 00001 00000 00000 00001
                                        //SUB
                                                 R1=R1 - R0
0 100000 00001 00001 00000 00000 00010
                                        //AND
                                                 R1=R1 & R0
0 100000 00000 00000 00001 00000 00100
                                          //OR
                                                    R0=R0 | R1
0 100000 00010 00000 00001 00000 00011
                                           //XOR
                                                    R2=R0 ^ R1
0 100000 00010 00000 00011 00000 01001
                                           //SRLI
                                                    R2=R0 SRL(3)
0 \ 100000 \ 00010 \ 00010 \ 00011 \ 00000 \ 01000
                                           //SLLI
                                                    R2=R2 SLL(3)
0 100000 00010 00000 11101 00000 01011
                                          //ROTRI R2=R0 ROTR(29)
```

Figure 1-2

## You can load the machine code by the following procedures:

- Added the following block into the testbench to load mins.prog into Instruction memory
  - initial
  - begin : prog\_load
    \$readmemb("mins.prog",u\_memory\_Instruction.mem\_data1);
  - end
- The system task \$readmemb (reads in binary) and \$readmemh (reads in hex) will read in a file.

### HOMEWORK II-Part I

• It takes 2 arguments, the file name and the memory structure name. It reads the file into the memory structure.

### **Skeleton code for instruction memory:**

```
module IM(clk, rst, IM address, enable fetch, enable write, enable mem, IMin, IMout);
    parameter data size=32;
    parameter mem size=1024;
 6 input clk, rst, enable fetch, enable write, enable mem;
    input [9:0] IM address;
    input [data size-1:0] IMin;
10
output [data_size-1:0] IMout;
12
reg [data_size-1:0]IMout;
reg [data_size-1:0]mem_data[mem_size-1:0];
15
    integer i;
17
    always@(posedge clk)
18
19 begin
20
     if (rst) begin
21
        for(i=0;i<mem size;i=i+1)</pre>
22
       mem data[i]<=0;
        IMout<=0;
23
24
     end
25
     else if(enable mem)begin
26
       if (enable_fetch) begin
27
         IMout<=mem_data[IM_address];</pre>
28
       end
       else if(enable_write)begin
29
30
         mem_data[IM_address] <= IMin;
31
        end
32
     end
33
   end
    endmodule
```

### Report Requirements

- a. Proper explanation of your design is required for full credits.
- b. A figure (block diagram with logic gates) shall be draw to depict your design in the end.
- c. Verify your code with testbenches other than designated ones. These testbenches need to show all major situations. Show your snapshot of waveform for different cases in your reports and illustrate the correctness of your results.
- d. Report the number of lines of your code, the final results of running nLint and 3~5 most frequent warning/errors in your code. Describe how you modify your code to comply with the nLint.

- 2. (20/250) Add in a 2<sup>12</sup>x32bit data memory as shown in Figure 2-1 into the CPU system designed in HW2 P1.
  - a. Redesign your CPU with the revised controller and any feasible add-on components so that the modified CPU system could read the sequence of the machine codes from the instruction memory and access/store data in the data memory. NOTE that the data memory shall be separated from the kernel since the memory will NOT be synthesized later.
  - b. Please load the mins.prog as shown in Figure 2-2 (you have to convert it to machine code first by yourself ) in the next page into the instruction memory and verify the correctness of your code.
  - c. Devise another two verification programs by yourself with at least 20 lines each and use them to verify your CPU.
  - d. Modify your code to comply with nLint within 80% of your code, i.e., the number of errors & warnings in total shall not exceed 20% of the number of lines in your code.



Figure 2-1 Conceptual Diagram of Data Memory Skeleton code for data memory :

### HOMEWORK II-Part I

```
module DM(clk, rst, enable_fetch, enable_writeback, enable_mem, DMin, DMout, DM_address);
3 parameter data_size=32;
4 parameter mem_size=4096;
6 input clk;
7 input rst;
8 input enable_fetch;
9 input enable_writeback;
10 input enable_mem;
11 input [data_size-1:0]DMin;
input [11:0] DM_address;
output [data_size-1:0] DMout;
14 reg [data_size-1:0] DMout;
reg [data size-1:0]mem data[mem size-1:0];
16
integer i;
always@(posedge clk)
19 begin
20
      if(rst)begin
21
       for(i=0;i<mem size;i=i+1)
          mem data[i]<=0;
22
23
          DMout<=0;
24
      end
25
      else if(enable mem==1)begin
       if(enable_fetch==1)
26
27
          DMout <= mem data[DM address];
28
       else if(enable_writeback==1)
29
         mem_data[DM_address]<=DMin;
30 en
31 end
32 endmodule
```

# mins.prog content:

```
★0.
        ADDI
                 R1=R1+4'b1001
★1.
        XORI
                 R1=R1^ 4'b1010
                 R0=20'd3
★2.
        MOVI
★3.
        SW
                 M0=R0
★4.
        ORI
                 R0=R0 | 4'b0100
★5.
        AND
                 R1=R1 & R0
        LW
★6.
                 R0=M0
★7.
        NOP
★8.
        ADD
                 R1 = R0 + R1
★9.
        OR
                 R1 = R1 | R0
★10.
        SUB
                 R1 = R1 - R0
★11.
        SW
                 M19=R1
★12.
        SRLI
                 R2=R0 SRL(1)
★13.
        SLLI
                 R2=R2 SLL(3)
★14.
        LW
                 R1 = M23
★15.
        AND
                 R1=R1 & R3
★16.
        SW
                 M35 = R2
```

Figure 2-2

#### HOMEWORK II-Part I

3. (45/250) Add performance counters into the CPU system designed in HW2\_P2. You MUST follow the module specifications in Table 3-1.

A real processor usually uses performance counter to tack events within the processor and to understand its performance as well as status. The performance counter is usually update during the writeback stage. SMILE will have two counters.

- Cycle count (128 bits)— the number of cycles since the processor was last reset. The cycle count is incremented every cycle.
- Instruction count (64 bits) the number of actual instructions executed since the processor was last reset. The instruction count is incremented every instruction.
- a. Redesign your CPU with the revised controller and any feasible add-on components so that the modified CPU system could update cycle count and instruction count.
- b. Revise testbenches that perform verification programs in HW2-P1.2 and write another verification program with highly data dependency and massive data memory load/store, such as the program shown below. ALL verification programs MUST be longer than 20 lines, then use the verification programs to verify your CPU. The testbenches MUST be able to show the results as PASS or FAIL, and print DEBUG information when errors occur. At the end of execution, please show the information of performance counters, including instruction count and cycle count.
  - ★1. LW R1=M1
    ★2. LW R2=M2
    ★3. AND R1=R1 & R2
    ★4. SW M2=R1
    ★5. .....
- c. Modify your code to comply with nLint within 80% of your code, *i.e.*, the number of errors & warnings in total shall not exceed 20% of the number of lines in your code.
- d. The testbenches and verification programs will be used to verify designs of other classmates. You will gain more credits if your testbench is able

# HOMEWORK II-Part I

to detect errors for designs by other classmates. Note that this part will be performed by TAs.

**Table 3-1** 

| Module Type   |                                                              | Specifications           |                |  |  |
|---------------|--------------------------------------------------------------|--------------------------|----------------|--|--|
|               | module name                                                  | top()                    |                |  |  |
|               | sub-module name                                              | Regfile regfil           | e1()           |  |  |
|               | system signal                                                | Input                    | clk            |  |  |
|               |                                                              |                          | rst            |  |  |
|               | connect with IM                                              | Input                    | instruction    |  |  |
|               |                                                              | output                   | IM_read        |  |  |
|               |                                                              |                          | IM_write       |  |  |
|               |                                                              |                          | IM_enable      |  |  |
| Top Module    |                                                              |                          | IM_address     |  |  |
|               | connect with DM                                              | Input                    | DM_out         |  |  |
|               |                                                              | output                   | DM_read        |  |  |
|               |                                                              |                          | DM_write       |  |  |
|               |                                                              |                          | DM_enable      |  |  |
|               |                                                              |                          | DM_in          |  |  |
|               |                                                              |                          | DM_address     |  |  |
|               | for performance                                              | output                   | Cycle_cnt      |  |  |
|               | counter                                                      |                          | Ins_cnt        |  |  |
| Register file | The internal variable for storing data of your register file |                          |                |  |  |
|               | module MUST be                                               | declaired as "reg [31:0] | rw_reg [31:0]" |  |  |

#### HOMEWORK II-Part I

4. (45/250) Add one ROM and initialization routines to HW2 P3.

In an embedded system, when the reset signal is asserted, the ROM will gain control over the processor and behave as a booting program. The ROM will first initialize the hardware, especially the memory subsystem, and load an OS from an external storage (here, the external storage is mimicked by a file).

In this problem, the ROM will initialize instruction memory (IM) and data memory (DM). Then the ROM will load the instructions from the external storage (Memory) to IM address 0x080. Next, the ROM will return the control to the processor controller. The processor will execute instruction starting from the IM 0x80. [Hint: ROM is still one kind of memory learned earlier. It can be set to read data (or commands) out sequentially once activated and stop at certain position. An example of ROM is provided with the problem. ]

NOTE that ROM and MEMORY shall be separated from the kernel since the memory will NOT be synthesized later.

You MUST follow the module specifications in Table 4-1 to define the module.

- a. Redesign your CPU so that ROM is connected by a straightforward way and could perform initialization as described.
- b. Revise testbenches that perform verification programs in HW2-P1.3, then use the verification programs to verify your CPU. The testbenches MUST be able to show the results as PASS or FAIL, and print DEBUG information when errors occur. At the end of execution, please show the information of performance counters, including instruction count and cycle count.
- c. Modify your code to comply with nLint within 80% of your code, *i.e.*, the number of errors & warnings in total shall not exceed 20% of the number of lines in your code.
- d. The testbenches and verification programs will be used to verify designs of other classmates. You will gain more credits if your testbench is able to detect more errors for designs by other classmates. Note that this part will be performed by TAs.

# HOMEWORK II-Part I

# Table 4-1

| <b>Module Type</b> |                       | Specifications         |                   |
|--------------------|-----------------------|------------------------|-------------------|
|                    | module name           | top(                   | .)                |
|                    | sub-module name       | Regfile regfile1()     |                   |
|                    | system signal         | input                  | clk               |
|                    |                       |                        | rst               |
|                    |                       |                        | system_enable     |
|                    | connect with IM       | input                  | instruction       |
|                    |                       | output                 | IM_read           |
|                    |                       |                        | IM_write          |
|                    |                       |                        | IM_enable         |
|                    |                       |                        | IM_address        |
|                    | connect with DM       | Input                  | DM_out            |
|                    |                       | output                 | DM_read           |
|                    |                       |                        | DM_write          |
| Top Module         |                       |                        | DM_enable         |
| Top Wodule         |                       |                        | DM_in             |
|                    |                       |                        | DM_address        |
|                    | for performance       | output                 | Cycle_cnt         |
|                    | counter               |                        | Ins_cnt           |
|                    | connect with ROM      | input                  | rom_out           |
|                    |                       | output                 | rom_enable        |
|                    |                       |                        | rom_read          |
|                    |                       |                        | rom_address       |
|                    | connect with          | input                  | MEM_data          |
|                    | MEMORY                | output                 | MEM_en            |
|                    |                       |                        | MEM_read          |
|                    |                       |                        | MEM_write         |
|                    |                       |                        | MEM_addr          |
| Register file      | The internal variable | for storing data of y  | our register file |
|                    | module MUST be dec    | claired as "reg [31:0] | ] rw_reg [31:0]"  |



Figure 4-1 Block diagram of a controller



Figure 4-2 Conceptual Diagram of Memory



Figure 4-3 memory mapping.

## HOMEWORK II-Part I

### **Skeleton code for MEMORY:**

```
module MEMORY(clk,rst,enable,read,write,address,Din,Dout);
   parameter data size=32;
3
   parameter mem size=16384;
4
5
   input clk, rst, enable, read, write;
   input [13:0] address;
6
7
   input [data size-1:0] Din;
8
9
   output [data size-1:0] Dout;
10
11
   reg [data size-1:0] Dout;
12
   reg [data size-1:0] mem[mem size-1:0];
13
14
   integer i;
15
   always@(posedge clk)begin
16
17
     if (rst) begin
18
        for (i=0;i<mem size;i=i+1)</pre>
19
       mem[i] <= 0;
       Dout<=0;
20
21
      end
      else if(enable)begin
22
23
        if (read) begin
24
          Dout <= mem[address];
25
        end
26
        else if (write) begin
          mem[address] <= Din;
27
28
        end
29
      end
30
   end
31
32 endmodule
```



Figure 4-4 Conceptual Diagram of ROM

## HOMEWORK II-Part I

**Table 4-2 Instruction format of ROM** 

| rst | en | select | read | start ad | ldress | size |   |
|-----|----|--------|------|----------|--------|------|---|
| 35  | 34 | 33     | 32   | 31       | 16     | 15   | 0 |

| notation      | Description                             |  |  |  |
|---------------|-----------------------------------------|--|--|--|
| rst           | reset signal of system                  |  |  |  |
| en            | enable signal of system                 |  |  |  |
| select        | Selection of target                     |  |  |  |
|               | 0 :IM                                   |  |  |  |
|               | 1:DM                                    |  |  |  |
| read          | read signal for memory                  |  |  |  |
| start address | rt address start address of memory read |  |  |  |
| size          | read number of words from memory        |  |  |  |

# **Skeleton code for ROM:**

```
1 module ROM(clk, read, enable, address, dout);
2 parameter data size=36;
3 parameter mem size=256;
4
5 input clk, read, enable;
6 input [7:0] address;
7
8  output [data_size-1:0] dout;
9
10 reg [data_size-1:0] dout;
   reg [data_size-1:0]mem_data[mem_size-1:0];
11
12
13 always@(posedge clk)begin
14 if (enable) begin
15
       if (read) begin
         dout <= mem_data[address];</pre>
16
17
       end
18
     end
19
   end
20
21 endmodule
```

### HOMEWORK II-Part I

# Report Requirements

- a. Proper explanation of your design is required for full credits.
- b. A figure (block diagram with logic gates) shall be draw to depict your design in the end.
- c. Verify your code with testbenches other than the designated ones. These testbenches need to show all major situations. Show your snapshot of waveform for different cases in your reports and illustrate the correctness of your results.
- d. Report the number of lines of your code, the final results of running nLint and 3~5 most frequent warning/errors in your code. Describe how you modify your code to comply with the nLint.

Note that it is strongly recommended that you can practice synthesis of your design in HW2-P1.4 with Design Compiler/Vision, it would be very helpful to you for HW2-PartII.

#### HOMEWORK II-Part I

# SMILE CPU has the following instruction format (Andes ISA)

The Andes 32bit instruction formats and the meaning of each filed are described below:

> Type-0 Instruction Format

| 0 | Opc_6 | {sub_1, imm_24} |
|---|-------|-----------------|
|   | . –   | · - / - /       |

> Type-1 Instruction Format

| 0 | Opc_6 | rt_5 | imm_20 |        |  |
|---|-------|------|--------|--------|--|
| 0 | Opc_6 | rt_5 | sub_4  | imm_16 |  |

> Type-2 Instruction Format

| 0 | Opc_6 | rt_5 | ra_5 | imm_15          |
|---|-------|------|------|-----------------|
| 0 | Opc_6 | rt_5 | ra_5 | {sub_1, imm_14} |

Type-3 Instruction Format

| 0 | Opc_6 | rt_5 | ra_5 | rb_5  | sub_10 |
|---|-------|------|------|-------|--------|
| 0 | Opc_6 | rt_5 | ra_5 | imm_5 | sub_10 |

> Type-4 Instruction Format

| 0 | Opc_6 | rt_5 | ra_5 | rb_5   | rd_5   | sub_5 |
|---|-------|------|------|--------|--------|-------|
| 0 | Opc_6 | rt_5 | ra_5 | imm1_5 | imm2_5 | sub_5 |

- opc\_6: 6-bit opcode
- rt\_5: target register in 5-bit index register set
- ra\_5: source register in 5-bit index register set
- ◆ rb\_5: source register in 5-bit index register set
- ◆ rd\_5: destination register in 5-bit index register set
- ◆ sub\_10: 10-bit sub-opcode
- ♦ sub\_5: 5-bit sub-opcode
- ◆ sub\_4: 4-bit sub-opcode
- ♦ sub\_1: 1-bit sub-opcode
- imm\_24: 24-bit immediate value, for unconditional jump instructions (J, JAL). The
- immediate value is used as the lower 24-bit offset of same 32MB memory block (new
- $\bullet$  PC[31:0] = {current PC[31:25], imm 24, 1'b0}
- ♦ imm\_20: 20-bit immediate value. Sign-extended to 32-bit for MOVI operations.
- imm\_16: signed PC relative address displacement for branch instructions.
- imm\_15: 15-bit immediate value. Zero extended to 32-bit for unsigned operations,
- while sign extended to 32-bit for signed operations.
- imm\_14: signed PC relative address displacement for branch instructions.
- ♦ imm\_5, imm1\_5, imm2\_5: 5-bit unsigned count value or index value