

### Vaccum fluorescent display (VFD) driver

### **Features**

- 96 outputs VFD driver
- 90 V absolute maximum supply
- 3.3V/5V compatible logic
- -40/30mA source/sink output MOS
- -50/50mA source/sink output diode
- 1-bit data bus (40 MHz)
- BCD process
- Packaging: die form

### **Description**

STV7710 is a driver for vacuum fluorescent display (VFD) designed in the ST proprietary BCD high voltage technology. Using a 1 bit wide data bus, it can control 96 high current & high voltage outputs. The STV7710 is supplied with a separated 70V power output supply. All command inputs are CMOS and 3.3V logic levels compatible.

Figure 1. Block diagram



Contents STV7710

# **Contents**

| 1  | Block diagram              |
|----|----------------------------|
| 2  | Die pin assignment         |
| 3  | Mechanical specification5  |
|    | 3.1 Alignment marks 5      |
|    | 3.2 Pads specification     |
| 4  | Circuit description        |
|    | 4.1 Pin description        |
|    | 4.2 Data bus configuration |
|    | 4.3 Description            |
| 5  | 4.3 Description            |
| 6  | Electrical characteristics |
| 7  | AC timing requirements     |
| 8  | AC timing characteristics  |
| 9  | Input/ouput schematics     |
| 10 | Thermal characteristics    |
| 11 | Ordering information       |
| 12 | Povision history 20        |

STV7710 **Block diagram** 

#### **Block diagram** 1





STV7710 Die pin assignment

#### Die pin assignment 2





#### **Mechanical specification** 3

#### 3.1 **Alignment marks**

Figure 4. Alignment marks



### 3.2

| Name  | Centre: X | Centre: Y | Size: x | Size: y |
|-------|-----------|-----------|---------|---------|
| OUT54 | -773.67   | 2796.11   | 76.00   | 92.00   |
| OUT53 | -670.48   | 2796.11   | 76.00   | 92.00   |
| OUT52 | -567.29   | 2796.11   | 76.00   | 92.00   |
| OUT51 | -464.1    | 2796.11   | 76.00   | 92.00   |
| OUT50 | -360.91   | 2796.11   | 76.00   | 92.00   |
| OUT49 | -257.72   | 2796.11   | 76.00   | 92.00   |
| OUT48 | -154.53   | 2796.11   | 76.00   | 92.00   |
| OUT47 | -51.34    | 2796.11   | 76.00   | 92.00   |
| OUT46 | 51.85     | 2796.11   | 76.00   | 92.00   |
| OUT45 | 155.04    | 2796.11   | 76.00   | 92.00   |
| OUT44 | 258.23    | 2796.11   | 76.00   | 92.00   |
| OUT43 | 361.42    | 2796.11   | 76.00   | 92.00   |

Table 2. Bottom side from right to left

| Name           | Centre: X           | Centre: Y | Size: x | SIze: y |
|----------------|---------------------|-----------|---------|---------|
| VSSLOG         | 771.63              | -2802.23  | 76.00   | 92.00   |
| CLK            | 669.54              | -2802.23  | 76.00   | 92.00   |
| F/R            | 566.35              | -2802.23  | 76.00   | 92.00   |
| POC            | 463.16              | -2802.23  | 76.00   | 92.00   |
| VCC            | 359.97              | -2802.23  | 76.00   | 92.00   |
| STB            | 257.63              | -2802.23  | 76.00   | 92.00   |
| BLK            | 154.44              | -2802.23  | 76.00   | 92.00   |
| DATA_A         | 51.25               | -2802.23  | 76.00   | 92.00   |
| DATA_B         | -119.85             | -2802.23  | 76.00   | 92.00   |
| VSSSUB         | -567.88             | -2802.23  | 76.00   | 92.00   |
| TEST           | -669.54             | -2802.23  | 76.00   | 92.00   |
| VSSLOG         | -771.63             | -2802.23  | 76.00   | 92.00   |
| Table 3. Right | side from top to be | ottom     |         | Cr      |
|                |                     |           |         |         |

Right side from top to bottom Table 3.

|       | Name  | Centre: X | Centre: Y | Size: x | Slze: y |
|-------|-------|-----------|-----------|---------|---------|
|       | OUT42 | 887.61    | 2050.11   | 92.00   | 76.00   |
|       | OUT41 | 887.61    | 1946.92   | 92.00   | 76.00   |
|       | OUT40 | 887.61    | 1843.73   | 92.00   | 76.00   |
|       | OUT39 | 887.61    | 1740.54   | 92.00   | 76.00   |
|       | OUT38 | 887.61    | 1638.88   | 92.00   | 76.00   |
|       | OUT37 | 887.61    | 1535.69   | 92.00   | 76.00   |
|       | OUT36 | 887.61    | 1432.50   | 92.00   | 76.00   |
|       | OUT35 | 887.61    | 1329.31   | 92.00   | 76.00   |
|       | OUT34 | 887.61    | 1226.12   | 92.00   | 76.00   |
|       | OUT33 | 887.61    | 1122.93   | 92.00   | 76.00   |
|       | OUT32 | 887.61    | 1019.74   | 92.00   | 76.00   |
|       | OUT31 | 887.61    | 916.55    | 92.00   | 76.00   |
|       | OUT30 | 887.61    | 813.36    | 92.00   | 76.00   |
| 1200. | OUT29 | 887.61    | 710.17    | 92.00   | 76.00   |
| Ob    | OUT28 | 887.61    | 606.98    | 92.00   | 76.00   |
|       | OUT27 | 887.61    | 503.79    | 92.00   | 76.00   |
|       | OUT26 | 887.61    | 400.60    | 92.00   | 76.00   |
|       | OUT25 | 887.61    | 297.41    | 92.00   | 76.00   |
|       | OUT24 | 887.61    | 194.22    | 92.00   | 76.00   |
|       | OUT23 | 887.61    | 91.03     | 92.00   | 76.00   |

Table 3. Right side from top to bottom (continued)

| Name  | Centre: X | Centre: Y | Size: x | Slze: y |
|-------|-----------|-----------|---------|---------|
| OUT22 | 887.61    | -12.15    | 92.00   | 76.00   |
| OUT21 | 887.61    | -115.34   | 92.00   | 76.00   |
| OUT20 | 887.61    | -218.53   | 92.00   | 76.00   |
| OUT19 | 887.61    | -321.72   | 92.00   | 76.00   |
| OUT18 | 887.61    | -424.91   | 92.00   | 76.00   |
| OUT17 | 887.61    | -528.10   | 92.00   | 76.00   |
| OUT16 | 887.61    | -631.29   | 92.00   | 76.00   |
| OUT15 | 887.61    | -734.48   | 92.00   | 76.00   |
| OUT14 | 887.61    | -837.67   | 92.00   | 76.00   |
| OUT13 | 887.61    | -940.86   | 92.00   | 76.00   |
| OUT12 | 887.61    | -1044.05  | 92.00   | 76.00   |
| OUT11 | 887.61    | -1147.24  | 92.00   | 76.00   |
| OUT10 | 887.61    | -1250.43  | 92.00   | 76.00   |
| OUT9  | 887.61    | -1353.62  | 92.00   | 76.00   |
| OUT8  | 887.61    | -1456.81  | 92.00   | 76.00   |
| OUT7  | 887.61    | -1560.00  | 92.00   | 76.00   |
| OUT6  | 887.61    | -1663.19  | 92.00   | 76.00   |
| OUT5  | 887.61    | -1766.38  | 92.00   | 76.00   |
| OUT4  | 887.61    | -1869.57  | 92.00   | 76.00   |
| OUT3  | 887.61    | -1972.76  | 92.00   | 76.00   |
| OUT2  | 887.61    | -2075.95  | 92.00   | 76.00   |
| OUT1  | 887.61    | -2179.14  | 92.00   | 76.00   |
| VPP   | 887.61    | -2282.16  | 92.00   | 76.00   |
| VPP   | 887.61    | -2385.35  | 92.00   | 76.00   |
| VSSP  | 887.61    | -2488.46  | 92.00   | 76.00   |
| VSSP  | 887.61    | -2591.65  | 92.00   | 76.00   |

Table 4. Left side from bottom to top

| Name  | Centre: X | Centre: Y | Size: x | Slze: y |
|-------|-----------|-----------|---------|---------|
| VSSP  | -887.61   | -2591.65  | 92.00   | 76.00   |
| VSSP  | -887.61   | -2488.46  | 92.00   | 76.00   |
| VPP   | -887.61   | -2385.35  | 92.00   | 76.00   |
| VPP   | -887.61   | -2282.16  | 92.00   | 76.00   |
| OUT96 | -887.61   | -2179.14  | 92.00   | 76.00   |
| OUT95 | -887.61   | -2075.95  | 92.00   | 76.00   |
| OUT94 | -887.61   | -1972.76  | 92.00   | 76.00   |
| OUT93 | -887.61   | -1869.57  | 92.00   | 76.00   |
| OUT92 | -887.61   | -1766.38  | 92.00   | 76.00   |
| OUT91 | -887.61   | -1663.19  | 92.00   | 76.00   |
| OUT90 | -887.61   | -1560.00  | 92.00   | 76.00   |
| OUT89 | -887.61   | -1456.81  | 92.00   | 76.00   |
| OUT88 | -887.61   | -1353.62  | 92.00   | 76.00   |
| OUT87 | -887.61   | -1250.43  | 92.00   | 76.00   |
| OUT86 | -887.61   | -1147.24  | 92.00   | 76.00   |
| OUT85 | -887.61   | -1044.05  | 92.00   | 76.00   |
| OUT84 | -887.61   | -940.86   | 92.00   | 76.00   |
| OUT83 | -887.61   | -837.67   | 92.00   | 76.00   |
| OUT82 | -887.61   | -734.48   | 92.00   | 76.00   |
| OUT81 | -887.61   | -631.29   | 92.00   | 76.00   |
| OUT80 | -887.61   | -528.10   | 92.00   | 76.00   |
| OUT79 | -887.61   | -424.91   | 92.00   | 76.00   |
| OUT78 | -887.61   | -321.72   | 92.00   | 76.00   |
| OUT77 | -887.61   | -218.53   | 92.00   | 76.00   |
| OUT76 | -887.61   | -115.34   | 92.00   | 76.00   |
| OUT75 | -887.61   | -12.15    | 92.00   | 76.00   |
| OUT74 | -887.61   | 91.03     | 92.00   | 76.00   |
| OUT73 | -887.61   | 194.22    | 92.00   | 76.00   |
| OUT72 | -887.61   | 297.41    | 92.00   | 76.00   |
| OUT71 | -887.61   | 400.60    | 92.00   | 76.00   |
| OUT70 | -887.61   | 503.79    | 92.00   | 76.00   |
| OUT69 | -887.61   | 606.98    | 92.00   | 76.00   |
| OUT68 | -887.61   | 710.17    | 92.00   | 76.00   |
| OUT67 | -887.61   | 813.36    | 92.00   | 76.00   |
| OUT66 | -887.61   | 916.55    | 92.00   | 76.00   |

Table 4. Left side from bottom to top (continued)

| Name        | Centre: X | Centre: Y | Size: x | Slze: y |
|-------------|-----------|-----------|---------|---------|
| OUT65       | -887.61   | 1019.74   | 92.00   | 76.00   |
| OUT64       | -887.61   | 1122.93   | 92.00   | 76.00   |
| OUT63       | -887.61   | 1226.12   | 92.00   | 76.00   |
| OUT62       | -887.61   | 1329.31   | 92.00   | 76.00   |
| OUT61       | -887.61   | 1432.50   | 92.00   | 76.00   |
| OUT60       | -887.61   | 1535.69   | 92.00   | 76.00   |
| OUT59       | -887.61   | 1638.88   | 92.00   | 76.00   |
| OUT58       | -887.61   | 1740.54   | 92.00   | 76.00   |
| OUT57       | -887.61   | 1843.73   | 92.00   | 76.00   |
| OUT56       | -887.61   | 1946.92   | 92.00   | 76.00   |
| OUT55       | -887.61   | 2050.11   | 92.00   | 76.00   |
|             |           | opsolei   | ePro    |         |
| OUT56 OUT55 | cils      | opeolei   | ePro    |         |

Circuit description STV7710

# 4 Circuit description

### 4.1 Pin description

Table 5. STV7710 pin description

| Symbol     | Function     | Description                          |
|------------|--------------|--------------------------------------|
| OUT(01-96) | Output       | Power output                         |
| VSSP       | Ground       | Ground of power outputs              |
| VPP        | Supply       | High voltage supply of power outputs |
| BLK        | Input        | Blanking input                       |
| POC        | Input        | Power output control input           |
| F/R        | Input        | Selection of shift direction         |
| VCC        | Supply       | 5V logic supply                      |
| VSSLOG     | Ground       | Logic ground                         |
| VSSSUB     | Ground       | Substrate ground                     |
| CLK        | Input        | Clock of data shift register         |
| STB        | Input        | Latch of data to outputs             |
| DATA_A     | Input/output | Shift register input                 |
| DATA_B     | Input/output | Shift register output                |
| TEST       | Input        | Test input pin                       |

# 4.2 Data bus configuration

Table 6. STV7710 data bus configuration

| ,    |        |        |    |    |    |    |    |        |      |    |    |    |    |    |    |        |                  |
|------|--------|--------|----|----|----|----|----|--------|------|----|----|----|----|----|----|--------|------------------|
| F/R  | Input  |        |    | 11 | \C |    | D  | ata sh | nift |    |    |    |    |    |    | Output |                  |
| 1711 | IIIput | CLK    | 01 | 02 | 03 | 04 | 05 | 06     |      | 91 | 92 | 93 | 94 | 95 | 96 | Output |                  |
| Н    | DATA_A | Output | 01 | 02 | 03 | 04 | 05 | 06     |      | 91 | 92 | 93 | 94 | 95 | 96 | DATA_B | Forward<br>shift |
| L    | DATA_B | Output | 96 | 95 | 94 | 93 | 92 | 91     |      | 06 | 05 | 04 | 03 | 02 | 01 | DATA_A | Reverse<br>shift |

This table describes the position of the first data sampled by the first rising edge of the CLK signal.

STV7710 Circuit description

### 4.3 Description

STV7710 includes all the logic and power circuits necessary to drive electrodes of a vacuum fluorescent display (VFD). Binary values of each pixel of the displayed line are loaded into the shift register DATA\_A/B data bus. Data is shifted at each low to high transition of the *CLK* clock. After 96 shifts, the data is available at the output of the shift register. This output can be used to cascade several lcs to drive higher resolution displays.

The forward /reverse  $(F/\overline{R})$  input is used to select the direction of the shift register. Data input/output status is set according to the selected direction (refer to *Table 6*).

The maximum frequency of the shift clock is 40MHz.

When the STB signal is high, data are transferred from the shift register to the latch and power output stages.

All the output data are kept memorized and held in the latch stage when the latch input STB is set at low level.

Vsssub and Vsslog must be connected as close as possible to the logical reference ground of the application. Also, make sure that TEST input pin is connected to ground (*Figure 8*).

STV7710 is supplied with a 5 V power supply. All the logic inputs can be driven either by 5 V CMOS logic, or by 3.3 V CMOS logic.

Table 7. Shift register truth table

| Inp | out    | Data-in / | data-out | Chift register function |
|-----|--------|-----------|----------|-------------------------|
| F/R | CLK    | DATA_A    | DATA_B   | Shift register function |
| Н   | 1      | Data-in   | Data-out | Forward shift           |
| Н   | H or L | /         | S        | Steady                  |
| L   | 1      | Data-out  | Data-in  | Reverse shift           |
| L   | H or L |           | -        | Steady                  |

Table 8. Power output truth table

|      | TEST | Qn | STB | BLK | POC | Driver output | Comments             |
|------|------|----|-----|-----|-----|---------------|----------------------|
|      | L    | ΧO | Х   | Н   | Х   | all "Low"     | Output at low level  |
|      | L    | Х  | Х   | L   | L   | all "High"    | Output at high level |
|      | . 0  | Х  | L   | L   | Н   | Qn            | Data latched         |
| 16   | L    | L  | Н   | L   | Н   | L             | Data transfered      |
| 60/  | L    | Н  | Н   | L   | Н   | Н             | Data transfered      |
| 0,02 |      |    |     |     |     |               |                      |

#### **Absolute maximum ratings** 5

Table 9. **Absolute maximum ratings** 

| Symbol            | Parameter                                | Value         | Unit |
|-------------------|------------------------------------------|---------------|------|
| V <sub>CC</sub>   | Logic supply range                       | -0.3, +7      | V    |
| V <sub>PP</sub>   | Driver supply range                      | -0.3, +90     | V    |
| V <sub>IN</sub>   | Logic input voltage range                | -0.3, Vcc+0.3 | V    |
| I <sub>POUT</sub> | Driver output current <sup>(1)</sup> (2) | -40 / +30     | mA   |
| Tjmax             | Maximum junction temperature             | 125           | °C   |
| T <sub>STG</sub>  | Storage temperature range                | -30, +150     | °C   |
| V <sub>OUT</sub>  | Output power voltage range               | -0.3, +90     | V    |

<sup>1.</sup> Through one power output.

- ESD susceptibility
- Obsolete Product(s). Obsolete Product(s).

<sup>2.</sup> Through one power output for all power outputs (see *Figure 6: Test configuration*) with Junction temperature lower than or equal to Tjmax . numan Body Model: 100 pF; 1.5 k $\Omega$  All pins withstand  $\pm 2$  kV except Data\_A and Data\_B: 1.2 kV

### 6 Electrical characteristics

(V $_{\rm CC}$  = 5 V, Vpp = 70 V, V $_{\rm SSP}$  = 0 V, Vss = 0 V, Tamb = 25 °C, f $_{\rm CLK}$  = 40 MHz, unless otherwise specified)

Table 10. Electrical characteristics

| Symbol             | Parameter                                                                                                                      | Min  | Тур | Max  | Unit |  |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|--|
| Supply             |                                                                                                                                |      |     |      |      |  |
| V <sub>CC</sub>    | Logic supply voltage                                                                                                           | 4.50 | 5   | 5.5  | V    |  |
| Icc                | Logic supply current <sup>(1)</sup>                                                                                            | -    | 45  | 100  | μΑ   |  |
| I <sub>CCL</sub>   | Logic dynamic supply current (f <sub>CLK</sub> =20 MHz) <sup>(2)</sup>                                                         | -    | 20  | -    | mA   |  |
| I <sub>CC</sub>    | Logic supply current (V <sub>IH</sub> =2.0V)                                                                                   |      | -   | 750  | μΑ   |  |
| V <sub>PP</sub>    | Power output supply voltage                                                                                                    | 15   |     | 70   | V    |  |
| I <sub>PPH</sub>   | Power output supply current (steady outputs)                                                                                   | -    | -   | 10   | μΑ   |  |
| Output             |                                                                                                                                |      |     | , cl |      |  |
| OUT1-OUT           | 96 ( <i>Figure 9</i> )                                                                                                         |      |     | 70   |      |  |
| V <sub>POUTH</sub> | Power output high level (voltage drop versus V <sub>PP</sub> )  @I <sub>POUTH</sub> = - 20 mA and V <sub>PP</sub> = 70 V - 7.5 |      | 7.5 | 14   | ٧    |  |
| V <sub>POUTL</sub> | Power output low level @ I <sub>POUTL</sub> = + 20 mA                                                                          | - 46 | 5   | 11   | ٧    |  |
| V <sub>DOUTH</sub> | Output diode voltage drop @ I <sub>DOUTH</sub> = + 30 mA <sup>(3)</sup>                                                        | 7/8, | 1   | 2    | ٧    |  |
| V <sub>DOUTL</sub> | Output diode voltage drop @ I <sub>DOUTL</sub> = - 30 mA <sup>(3)</sup>                                                        | -2   | -1  | -    | V    |  |
| DATA A, DA         | TA B (Figure 10)                                                                                                               |      |     |      |      |  |
| V <sub>OH</sub>    | Logic output high level @I <sub>OH</sub> =-1mA                                                                                 | 4    | 4.8 | -    | ٧    |  |
| V <sub>OL</sub>    | Logic output low level @I <sub>OL</sub> = 1 mA                                                                                 | -    | 0.1 | 0.4  | V    |  |
| Input              | CIC                                                                                                                            |      |     |      |      |  |
| CLK, F/R, S        | STB, POC, BLK, DATA_A, DATA B ( <i>Figure 8</i> )                                                                              |      |     |      |      |  |
| V <sub>IH</sub>    | Input high level                                                                                                               | 2.0  | -   | -    | V    |  |
| V <sub>IL</sub>    | Input low level                                                                                                                | -    | -   | 0.9  | V    |  |
| I <sub>IH</sub>    | High level input current (V <sub>IH</sub> >=2.0V)                                                                              | -    | -   | 5    | μΑ   |  |
| I <sub>IL</sub>    | Low level input current (V <sub>IL</sub> = 0v)                                                                                 | -    | -   | 5    | μΑ   |  |
| C <sub>IN</sub>    | Input capacitance <sup>(4)</sup>                                                                                               |      |     | 15   | pF   |  |

<sup>1.</sup> Logic input levels compatible with 5V CMOS logic.

<sup>2.</sup> All data inputs are commuted at 10MHz

<sup>3.</sup> See Figure 6: Test configuration

<sup>4.</sup> This parameter is measured during ST's internal qualification which includes temperature characterization on standard and corner batches of the process. This parameter is not tested on the part.

# 7 AC timing requirements

 $V_{CC}$  = 4.5 V to 5.5 V, Tamb = -20 °C to +85 °C, input signals max leading edge & trailing edge (tr, tf) = 5 ns.

Table 11. AC timing requirements

| t <sub>CLK</sub> t <sub>WHCLK</sub> t <sub>WLCLK</sub> t <sub>SDAT</sub> | Data clock period  Duration of CLK pulse at high level  Duration of CLK pulse at low level  Set-up time of data input before low to high clock transition | 25<br>10<br>10<br>5 |   |    |   |
|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---|----|---|
| t <sub>WLCLK</sub>                                                       | Duration of CLK pulse at low level  Set-up time of data input before low to high clock transition                                                         | 10                  |   |    |   |
| t <sub>SDAT</sub>                                                        | Set-up time of data input before low to high clock transition                                                                                             |                     | - | -  |   |
|                                                                          | transition                                                                                                                                                | 5                   |   |    |   |
| t <sub>hDAT</sub>                                                        |                                                                                                                                                           |                     |   |    |   |
| IIDAI                                                                    | Hold-time of data input after low to high clock transition 5 -                                                                                            |                     |   |    |   |
| t <sub>HSTB</sub>                                                        | Hold-time of STB after low to high clock transition                                                                                                       | 5                   |   |    | C |
| t <sub>STB</sub>                                                         | STB low level pulse duration                                                                                                                              | 10                  | - | 01 |   |
| t <sub>SSTB</sub>                                                        | STB set-up time before CLK rise                                                                                                                           | 5                   | - | 70 |   |
|                                                                          | STB set-up time before CLK rise                                                                                                                           |                     |   |    |   |
|                                                                          | DYOU                                                                                                                                                      |                     |   |    |   |

# 8 AC timing characteristics

 $V_{CC}$  = 5 V,  $V_{PP}$  = 70 V,  $V_{SSP}$  = 0 V,  $V_{SSSUB}$  = 0 V,

Table 12. AC timing characteristics

| Symbol             | Parameter                                                                          | Min   | Тур          | Max        | Unit     |
|--------------------|------------------------------------------------------------------------------------|-------|--------------|------------|----------|
| t <sub>PHL1</sub>  | Delay of power output change after CLK transition - high to low - low to high      | -     | 35<br>30     | 100<br>100 | ns<br>ns |
| t <sub>PHL2</sub>  | Delay of power output change after STB transition - high to low - low to high      | -     | -            | 95<br>95   | ns<br>ns |
| t <sub>PHL3</sub>  | Delay of power output change after BLK, POC transition - high to low - low to high | -     | 25<br>20     | 90<br>90   | ns<br>ns |
| t <sub>R OUT</sub> | Power output rise time <sup>(1)</sup>                                              | 50    | -            | 200        | ns       |
| t <sub>F OUT</sub> | Power output fall time <sup>(1)</sup>                                              | 50    | ~ <u>~</u> 0 | 200        | ns       |
| t <sub>S</sub>     | Width of the falling edge smooth shape (not tested) <sup>(2)</sup>                 | - × C | 30           | -          | ns       |
| t <sub>R DAT</sub> | Logic data output rise time (CL = 10pF)                                            | 16/   | 9            | 20         | ns       |
| t <sub>F DAT</sub> | Logic data output fall time (CL = 10pF)                                            | O.    | 5            | 12         | ns       |
| t <sub>PHL4</sub>  | Delay of logic data output change after CLK transition                             |       |              |            |          |
| t <sub>PLH4</sub>  | - high to low<br>- low to high                                                     | -     | 12<br>13     | 25<br>25   | ns<br>ns |

<sup>1.</sup> One output among 96, loading capacitor CL = 50pF, other outputs at low level

<sup>2.</sup> See Figure 7: Zoom for OUTn showing tS and tF OUT

Figure 5. AC characteristics waveform



Figure 6. Test configuration



Figure 7. Zoom for OUTn showing  $t_S$  and  $t_{FOUT}$ 



# 9 Input/ouput schematics

Figure 8. CLK, STB, F/R, POC, BLK inputs Figure 9. Test pin



Figure 10. DATA\_A, DATA\_B

Figure 11. Power output



STV7710 Thermal characteristics

### 10 Thermal characteristics

STV7710 can be exposed to high temperatures during the manufacturing of the VFD module (display sealing).

STV7710 is qualified for a maximum storage temperature of 475°C during 30 minutes following the thermal profile described in *Figure 12*.

Figure 12. Thermal profile applied for internal qualification



19/21

Ordering information STV7710

# 11 Ordering information

Table 13. Order codes

| Part number | Description                         |
|-------------|-------------------------------------|
| STV7710     | Bare die                            |
| STV7710/BMP | Tested and usawn bump wafer (u=die) |
| STV7710/WAF | Unsawn wafer                        |
| STV7710/WP  | Dice on cavity plate (unit=die)     |

# 12 Revision history

Table 14. Document revision history

|        | Date        | Revision | Changes                                                                                                                         |
|--------|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------|
|        | 24-Mar-2004 | 1        | Initial release.                                                                                                                |
|        | 30-Apr-2004 | 2        | Renamed the document for STV7710/WAF order code.                                                                                |
|        | 11-Jul-2007 | 3        | Added Chapter 11: Ordering information and Chapter 12: Revision history. Updated the document to cover all STV7710 order codes. |
| Obsole | ie Pro      | ducil    | S) Obsole                                                                                                                       |

### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

