

# **Transaction Level Modeling**

Renesas Design Vietnam Co., Ltd. Binh Nguyen, SLD Team Frontend Group

October 10, 2012 Rev. 0.00

#### Introduction



## **TLM - Transaction Level Modeling**



Simulate every event



100-10,000 X faster simulation

### **Reasons for Using TLM**

Firmware / software

Fast enough
TLM
Ready before RTL

RTL

Test bench

Accelerates product release schedule

Software development



Architectural modeling



Hardware verification

TLM = golden model

#### **TLM Use Cases**

- Represents key architectural components of hardware platform
- Architectural exploration, performance modeling
- Software execution on virtual model of hardware platform
- Hardware functional verification

## **OSCI TLM Development**



OSCI - Open SystemC Initiative (now is Accellera)



#### The TLM 2.0 Classes



### **Use Cases, Coding Styles and Mechanisms**



## **Loosely-timed**



Each process runs ahead up to quantum boundary sc\_time\_stamp() advances in multiples of the quantum

## **Approximately-timed**



Each process is synchronized with SystemC scheduler Delays can be accurate or approximate



#### **Initiators and Targets**



#### **TLM-2 Connectivity**



## **Convergent Paths**



#### **TLM-2** core interfaces



#### **Interface**

#### Transport interfaces

 primary interfaces used to transport transactions between initiators, targets and interconnect components

#### Direct memory interface

Direct access to memory area owned by Target

#### Debug transport interface

 Debug access to memory area owned by Target over the same forward path

#### **Transport interfaces**

#### **★ Blocking transport interface**

- Support timing annotation, & temporal decoupling
- Loosely-timed coding style
- Forward path only

#### **★ Non-blocking transport interface**

- Support timing annotation, temporal decoupling, & transaction phases
- Approximately-timed coding style
- Called on forward and backward paths
- Both share the same transaction type ---> Interoperability
- Unified interface and sockets ---> can be mixed

## **Blocking transport**

tlm\_blocking\_transport\_if

```
void b_transport( TRANS& , sc_time& ) ;
```

Transaction type

```
template <typename TRANS = tlm_generic_payload >
class tlm blocking transport if : public virtual sc core::sc interface
public:
   virtual void b_transport (TRANS& trans , sc_core::sc_time& t) = 0;
};
```

Transaction object

Timing annotation



## **Blocking transport**



## **Blocking transport - Temporal Decoupling**



## **Blocking transport - Time Quantum**



## **Non-blocking transport**

```
tlm_fw_nonblocking_transport_if
 tlm_sync_enum nb_transport_fw( TRANS& , PHASE& , sc_time& );
tlm_bw_nonblocking_transport_if
 tlm sync enum nb_transport_bw(TRANS&, PHASE&, sc time&);
```

```
enum tlm sync enum { TLM ACCEPTED, TLM UPDATED, TLM COMPLETED};
template < typename TRANS = tlm_generic_payload,
           typename PHASE = tlm phase>
class tlm fw nonblocking transport if : public virtual sc core::sc interface {
public:
    virtual tlm sync enum nb transport (TRANS& trans, PHASE& phase,
                                              sc core::sc time& t) = 0;
};
```

# **Non-blocking transport**

| tlm_sync_enum | Transaction object | Phase on return | Timing annotation on return |
|---------------|--------------------|-----------------|-----------------------------|
| TLM_ACCEPTED  | Unmodified         | Unchanged       | Unchanged                   |
| TLM_UPDATED   | Updated            | Changed         | May be increased            |
| TLM_COMPLETED | Updated            | Ignored         | May be increased            |

## **Non-blocking transport - Using Backward Path**



## **Non-blocking transport - Using Return Path**



## **Non-blocking transport - Early Completion**



## **Non-blocking transport - Timing Annotation**



## **Direct memory interface**

- Access memory owned by target by using a direct pointer rather than through the transport interface
  - Increase in simulation speed for memory access



## **Direct memory interface**

#### **DMI Transaction**

Requests read or write access For a given address Permits extensions

#### class tlm\_dmi

| unsigned char* | dmi_ptr           |
|----------------|-------------------|
| uint64         | dmi_start_address |
| uint64         | dmi_end_address   |
| dmi_type_e     | dmi_type;         |
| sc_time        | read_latency      |
| sc_time        | write_latency     |

Direct memory pointer Region granted for given access type Read, write or read/write Latencies to be observed by initiator

## **Debug transport interface**

Provide non-intrusive access to storage in Target using Transport interfarce



#### **Sockets**



#### **Sockets**

- Combines a port with an export
  - Initiator socket: port for the forward path and export for the backward path
  - Target socket: export for the forward path and port for the backward path



#### **Convenience sockets**

- Derived from the classes tlm\_initiator\_socket and tlm\_target\_socket
- Add functionalities ---> Write component models easier

#### **★ Simple sockets:**

- Not need to bind sockets to objects
- Register callback methods with each socket

#### **☆ Passthrough sockets:**

Not support conversion between blocking and non-blocking calls

#### **★ Tagged simple sockets:**

Tag incoming interface method calls with an ID

#### **☆ Multi-sockets**

- Can bind to multiple sockets on other components
- Use multi-port index number as the tag



## **Socket Summary**

| class                              | Register callbacks? | Multi-<br>ports? | b <-> nb conversion? | Tagged ? |
|------------------------------------|---------------------|------------------|----------------------|----------|
| tlm_initiator_socket               | no                  | yes              | -                    | no       |
| tlm_target_socket                  | no                  | yes              | no                   | no       |
| simple_initiator_socket            | yes                 | no               | -                    | no       |
| simple_initiator_socket_tagged     | yes                 | no               | -                    | yes      |
| simple_target_socket               | yes                 | no               | yes                  | no       |
| simple_target_socket_tagged        | yes                 | no               | yes                  | yes      |
| passthrough_target_socket          | yes                 | no               | no                   | no       |
| passthrough_target_socket_tagged   | yes                 | no               | no                   | yes      |
| multi_passthrough_initiator_socket | yes                 | yes              | -                    | yes      |
| multi_passthrough_target_socket    | yes                 | yes              | no                   | yes      |

#### **Generic payload**

#### Introduction

- Typical attributes for memory-mapped busses
  - Command, address, data, byte enables, single word transfers, burst transfers, streaming, response status
- Off-the-shelf general purpose payload
  - For abstract bus modeling
  - Ignorable extensions allow full interoperability
- Model specific bus protocols
  - Low implementation cost when bridging protocols
- Recommend using with Initial & Target sockets
- Usable with all common interfaces



## **Generic Payload Attributes**

| Attribute           | Туре                     | Modifiable?       |                          |  |
|---------------------|--------------------------|-------------------|--------------------------|--|
| Command             | tlm_command              | No                |                          |  |
| Address             | uint64                   | Interconnect only |                          |  |
| Data pointer        | unsigned char*           | Yes (read cmd)    | Array owned by initiator |  |
| Data length         | unsigned int             | No                | ,                        |  |
| Byte enable pointer | unsigned char*           | No                | Array owned by initiator |  |
| Byte enable length  | unsigned int             | No                |                          |  |
| Streaming width     | unsigned int             | No                |                          |  |
| DMI hint            | bool                     | Yes               |                          |  |
| Response status     | tlm_response_status      | Target only       |                          |  |
| Extensions          | (tlm_extension_base*)[ ] | Yes               | Extension<br>mechanism   |  |

### Command, Address and Data

```
enum tlm_command {
    TLM READ COMMAND,
    TLM_WRITE_COMMAND,
    TLM IGNORE COMMAND
};
```

Copy from target to data array Copy from data array to target Neither, but may use extensions

```
tlm command
                get command() const ;
void
                set command(const tlm command command);
sc dt::uint64 get address()
                                const;
void
                set address(const sc dt::uint64 address);
unsigned char* get data ptr()
                                 const;
void
                set data ptr(unsigned char* data);
                                                                Data array owned by initiator
unsigned int
                get data length()
                                   const;
void
                set_data_length(const unsigned int length);
                                                               Number of bytes in data array
```

# **Response Status**

| enum tlm_response_status       | Meaning                                           |
|--------------------------------|---------------------------------------------------|
| TLM_OK_RESPONSE                | Successful                                        |
| TLM_INCOMPLETE_RESPONSE        | Transaction not delivered to target. (Default)    |
| TLM_ADDRESS_ERROR_RESPONSE     | Unable to act upon address                        |
| TLM_COMMAND_ERROR_RESPONSE     | Unable to execute command                         |
| TLM_BURST_ERROR_RESPONSE       | Unable to act upon data length or streaming width |
| TLM_BYTE_ENABLE_ERROR_RESPONSE | Unable to act upon byte enable                    |
| TLM_GENERIC_ERROR_RESPONSE     | Any other error                                   |

# **Byte Enables and Streaming**



1-enable-per-byte Byte enables applied repeatedly Data interpreted using BUSWIDTH Streaming width > 0 => wrap address #define TLM\_BYTE\_DISABLED 0x0 #define TLM BYTE ENABLED 0xff

#### **Endianness**

- Endianness of host machine may differ from models
- TLM' rule ensure interoperability between initiators and targets using the generic payload:
  - Words in data array are host-endian
  - Initiators and targets connected LSB-to-LSB, MSB-to-MSB
  - Most efficient when everything is modeled host-endian
  - Width-conversions with same endianness as host are free

#### **Little-endian host**



Confidential

## **Big-endian host**



Confidential

**Phases and base protocol** 

#### **Phases**

- Blocking Transport Interface:
  - 2 timing point (beginning of request phase, beginning of response phase)
- Non-blocking Transport Interface:
  - Multiple phase (Base Protocol: BEGIN\_REQ, END\_REQ, BEGIN\_RESP, END\_RESP)
  - Can be extended to support a specific protocol
  - Ignorable phase & mandatory phase

#### **Base Protocol**

- ★ Define rules for phases and call order
- \*Ensure maximal interoperability between components

- Requirement:
  - TLM-2 core transport, direct memory & debug transport interfaces
  - tlm\_initiator\_socket & tlm\_target\_socket
  - tlm\_generic\_payload
  - tlm\_phase



### **Base protocol phase sequences**



- BEGIN\_REQ must wait for previous END\_REQ
- BEGIN\_RESP must wait for previous END\_RESP



Confidential

### **Base protocol phase sequences**

- Permitted phase transition sequences:
  - BEGIN\_REQ(fw) (Tgt returns TLM\_COMPLETED)
  - BEGIN\_REQ(fw) → END\_REQ(bw) (Int returns TLM\_COMPLETED)
  - BEGIN\_REQ(fw) → BEGIN\_RESP(bw) (Int returns TLM\_COMPLETED)
  - BEGIN\_REQ(fw) → END\_REQ(rtn/bw) → BEGIN\_RESP(bw) (Int returns TLM\_COMPLETED)
  - BEGIN\_REQ(fw) → BEGIN\_RESP(rtn/bw) → END\_RESP(rtn/fw)
  - BEGIN\_REQ(fw) → END\_REQ(rtn/bw) → BEGIN\_RESP(bw) → END\_RESP(rtn/fw)

### **Appendix**



#### Reference

- OSCI TLM-2.0 LANGUAGE REFERENCE MANUAL
  - /shsv/sld/Common/Lib/04\_TLM/TLM-2009-07-15/docs/release/TLM\_2\_0\_LRM.pdf

# Thanks for your attention!

