## **PIC18F8722 FAMILY**

TABLE 11-1: PORTA FUNCTIONS

| Pin Name       | Function | TRIS<br>Setting | I/O | I/O<br>Type | Description                                                                              |  |  |
|----------------|----------|-----------------|-----|-------------|------------------------------------------------------------------------------------------|--|--|
| RA0/AN0        | RA0      | 0               | 0   | DIG         | LATA<0> data output; not affected by analog input.                                       |  |  |
|                |          | 1               | I   | TTL         | PORTA<0> data input; disabled when analog input enabled.                                 |  |  |
|                | AN0      | 1               | I   | ANA         | A/D input channel 0. Default input configuration on POR; does not affect digital output. |  |  |
| RA1/AN1        | RA1      | 0               | 0   | DIG         | LATA<1> data output; not affected by analog input.                                       |  |  |
|                |          | 1               | I   | TTL         | PORTA<1> data input; disabled when analog input enabled.                                 |  |  |
|                | AN1      | 1               | I   | ANA         | A/D input channel 1. Default input configuration on POR; does not affect digital output. |  |  |
| RA2/AN2/VREF-  | RA2      | 0               | 0   | DIG         | LATA<2> data output; not affected by analog input.                                       |  |  |
|                |          | 1               | I   | TTL         | PORTA<2> data input. Disabled when analog functions enabled.                             |  |  |
|                | AN2      | 1               | I   | ANA         | A/D input channel 2. Default input configuration on POR.                                 |  |  |
|                | VREF-    | 1               | ı   | ANA         | Comparator voltage reference low input and A/D voltage reference low input               |  |  |
| RA3/AN3/VREF+  | RA3      | 0               | 0   | DIG         | LATA<3> data output; not affected by analog input.                                       |  |  |
|                |          | 1               | I   | TTL         | PORTA<3> data input; disabled when analog input enabled.                                 |  |  |
|                | AN3      | 1               | ı   | ANA         | A/D input channel 3. Default input configuration on POR.                                 |  |  |
|                | VREF+    | 1               | I   | ANA         | Comparator voltage reference high input and A/D voltage reference high input.            |  |  |
| RA4/T0CKI      | RA4      | 0               | 0   | DIG         | LATA<4> data output.                                                                     |  |  |
|                |          | 1               | _   | ST          | PORTA<4> data input; default configuration on POR.                                       |  |  |
|                | T0CKI    | Х               | _   | ST          | Timer0 clock input.                                                                      |  |  |
| RA5/AN4/HLVDIN | RA5      | 0               | 0   | DIG         | LATA<5> data output; not affected by analog input.                                       |  |  |
|                |          | 1               | _   | TTL         | PORTA<5> data input; disabled when analog input enabled.                                 |  |  |
|                | AN4      | 1               | _   | ANA         | A/D input channel 4. Default configuration on POR.                                       |  |  |
|                | HLVDIN   | 1               | ı   | ANA         | High/Low-Voltage Detect external trip point input.                                       |  |  |
| OSC2/CLKO/RA6  | OSC2     | Х               | 0   | ANA         | Main oscillator feedback output connection (XT, HS, HSPLL and LP mode                    |  |  |
|                | CLKO     | Х               | 0   | DIG         | System cycle clock output (Fosc/4) in all oscillator modes except RC, INTIO7 and EC.     |  |  |
|                | RA6      | 0               | 0   | DIG         | LATA<6> data output. Enabled in RCIO, INTIO2 and ECIO modes only.                        |  |  |
|                |          | 1               | I   | TTL         | PORTA<6> data input. Enabled in RCIO, INTIO2 and ECIO modes only.                        |  |  |
| OSC1/CLKI/RA7  | OSC1     | Х               | I   | ANA         | Main oscillator input connection.                                                        |  |  |
|                | CLKI     | Х               | I   | ANA         | Main clock input connection.                                                             |  |  |
|                | RA7      | 0               | 0   | DIG         | LATA<7> data output. Disabled in external oscillator modes.                              |  |  |
|                |          | 1               | I   | TTL         | PORTA<7> data input. Disabled in external oscillator modes.                              |  |  |

**Legend:** PWR = Power Supply, O = Output, I = Input, ANA = Analog Signal, DIG = Digital Output, ST= Schmitt Buffer Input, TTL = TTL Buffer Input, x = Don't care (TRIS bit does not affect port direction or is overridden for this option).

TABLE 11-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA

| Name   | Bit 7                 | Bit 6                 | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Reset<br>Values<br>on page |
|--------|-----------------------|-----------------------|--------|--------|--------|--------|--------|--------|----------------------------|
| PORTA  | RA7 <sup>(1)</sup>    | RA6 <sup>(1)</sup>    | RA5    | RA4    | RA3    | RA2    | RA1    | RA0    | 61                         |
| LATA   | LATA7 <sup>(1)</sup>  | LATA6 <sup>(1)</sup>  | LATA5  | LATA4  | LATA3  | LATA2  | LATA1  | LATA0  | 60                         |
| TRISA  | TRISA7 <sup>(1)</sup> | TRISA6 <sup>(1)</sup> | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 60                         |
| ADCON1 | _                     | _                     | VCFG1  | VCFG0  | PCFG3  | PCFG2  | PCFG1  | PCFG0  | 59                         |

**Legend:** — = unimplemented, read as '0'. Shaded cells are not used by PORTA.

**Note 1:** RA<7:6> and their associated latch and data direction bits are enabled as I/O pins based on oscillator configuration; otherwise, they are read as '0'.