# 236366 Operating Systems Engineering Recitation #3 (part 2): Interrupt and Exception Handling on the x86

## x86 Interrupt Nomenclature

- Hardware Interrupt (external)
  - IRQ interrupt request from device
  - NMI **n**on-**m**askable **i**nterrupt (HW error)
  - IPI **i**nter-**p**rocessor **i**nterrupt (in SMP)
- Exception (internal, CPU-generated)
  - Fault (usually) correctable error
  - Trap programmer-initiated (not a error)
  - Abort severe error (CPU almost crashed)

## x86 Interrupt Vectors

- Single hardware mechanism to handle all interrupt types
- Every Exception/Interrupt type is assigned a number:
  - interrupt vector
- When an interrupt occurs, the vector determines what code is invoked to handle the interrupt.
- JOS example: vector 14 → page fault handler vector 32 → clock handler → scheduler

```
Divide Error
          Non-Maskable Interrupt
          Breakpoint Exception
          Invalid Opcode
    11
          Segment Not Present
          Stack-Segment Fault
    12
          General Protection Fault
    13
          Page Fault
    14
         Machine Check
    18
          User Defined Interrupts
32-255
```

## Sources: Hardware Interrupts

Hardware Interrupt Types:

## Non-Maskable Interrupt

- Never ignored

#### **INTR Maskable**

- Ignored when IF is 0
- PIC: *Programmable* Interrupt Controller (8259A)
  - IRQ→IV mapping
  - IRQ priorities
  - selective masking
- APIC: Advanced PIC:
  - LAPIC + IOAPIC
  - MMIO, not PIO
  - SMP aware





## Sources: Software-generated Interrupts

## **Traps - Programmed Interrupts**

- x86 provides INT instruction.
- Invokes the interrupt handler for vector N (0-255)
- JOS: we use 'INT 0x30' for system calls

## **Faults - Software Exceptions**

- Processor detects an error condition while executing an instruction.
  - Ex: divl %eax, %eax
    - Divide by zero if EAX = 0
  - Ex: movl %ebx, (%eax)
    - Page fault or seg violation if EAX is un-mapped virtual address.
  - Ex: jmp \$BAD\_JMP
    - General Protection Fault (jmp'd out of CS)

# Enabling / Disabling Interrupts

## **Maskable Hardware Interrupts**

- IF (interrupt enabled flag) is a part of EFLAGS
- Clearing the IF flag inhibits processing hardware interrupts delivered on the INTR line.
- Use the **STI** (set IF) and **CLI** (clear IF) instructions.
- IF affected by: interrupt/task gates, POPF, and IRET.

## Non-Maskable Interrupt

- Invoked by NMI line from PIC.
- Always Handled immediately.
- Handler for interrupt vector 2 invoked.
- No other interrupts can execute until NMI is done.

## IDT: Interrupt Descriptor Table

#### **IDT:**

- Table of 256 8-byte entries (similar to the GDT).
- In JOS: Each specifies a protected entry-point into the kernel.

47

- Located anywhere in memory.

## **IDTR** register:

- Stores current IDT.

#### lidt instruction:

- Loads IDTR with address and size of the IDT.
- Takes in a linear address.



## IDT Entries



## JOS: Interrupts and Address Spaces

- JOS approach tries to minimize segmentation usage
  - so ignore segmentation issues with interrupts

## **Priority Level Switch**

- CPL is low two bits of CS (11=kernel, 00=user)
- Loading new CS for handler can change CPL.
- JOS interrupt handlers run with kernel CPL.

## **Addressing Switch**

- No address space switch when handler invoked.
- Paging is not changed.
- However in: Kernel VA regions now accessible

## Stack Switch (User » Kernel)

- stack switched to a kernel stack before handler is invoked.

# TSS: Task State Segment

 Specialized Segment for hardware supported multi-tasking

- most OS don't use this feature
  - implement SW multitasking
  - JOS & xv6 are among these OS
- TSS Resides in memory
  - TSS descriptor goes into GDT (size and linear address of the TSS)
  - ltr(GD\_TSS) loads descriptor
- In JOS's TSS:
  - SS0:ESP0 kernel stack used by interrupt handlers.
  - All other TSS fields ignored



# Exception Entry Mechanism

#### Kernel»Kernel

(New State)

**SS** unchanged

**ESP** (new frame pushed)

**CS:EIP** (from IDT)



#### **User»Kernel**

(New State)

**SS:ESP** TSS ss0:esp0

**CS:EIP** (from IDT)

**EFLAGS:** 

interrupt gates: clear IF



## Interrupt Dispatch

- it may be convenient to have a single entry point for all interrupts
- but this is not supported by x86
  - interrupt number isn't passed
- workaround: table with tiny "handlers"
  - store constant interrupt number
  - jump to common handler (alltraps)
- no task switch
  - save all current state manually
    - restore upon iret
  - setup segment regs (why?)
- call C dispatcher ASAP

# JOS Trap Frame

```
struct Trapframe {
   struct PushRegs tf regs;
   uint16 t tf es;
   uint16_t tf padding1;
   uint16 t tf ds;
   uint16 t tf padding2;
   uint32 t tf trapno;
   /* below here defined by x86 hardware */
   uint32 t tf err;
   uintptr t tf_eip;
   uint16 t tf cs;
   uint16 t tf_padding3;
   uint32 t tf_eflags;
   /* below here only when crossing rings */
   uintptr t tf esp;
   uint16 t tf ss;
   uint16 t tf padding4;
};
void trap(struct Trapframe *tf) {...}
```

# Syscalls

• to perform a syscall user does

movl N, %eax

int 0x30

- common trap handler calls common syscall handler
- syscall() analyses saved (where?) %eax and calls specific syscall handler
- return value is saved in place of stored %eax to be restored upon return to user
- dereference user pointers with a special care
  - ensure points to user's data
  - ensure the whole data-structure (struct, array, string,...) is accessible by the user

## Exception Return Mechanism

iret: interrupt return instruction
 (top of stack should point to old EIP)

#### Where do we return?

- Hardware Interrupts
   old CS:EIP points past last completed instruction.
- **Traps** (INT 0x30, ...) old CS:EIP points **past** instruction causing exception
- **Faults** (page fault, GPF, ... ) old CS:EIP points **to** instruction causing exception
- **Aborts** (HW errors, bad system table vals...) uncertain CS:EIP, serious problems, CPU confused

# Example: Page Fault Exceptions

#### Why?

x86 Page Translation Mechanism encountered an error translating a linear address into a physical address.

#### **Error Code**

special error code format:

# 

#### **CR2** register

Linear Address that generated the exception.

| Р    | <ul><li>The fault was caused by a non-present page.</li><li>The fault was caused by a page-level protection violation.</li></ul>                                                                                 |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| W/R  | <ul><li>0 The access causing the fault was a read.</li><li>1 The access causing the fault was a write.</li></ul>                                                                                                 |
| U/S  | <ol> <li>The access causing the fault originated when the processor was executing in supervisor mode.</li> <li>The access causing the fault originated when the processor was executing in user mode.</li> </ol> |
| RSVD | <ul> <li>The fault was not caused by reserved bit violation.</li> <li>The fault was caused by reserved bits set to 1 in a page directory.</li> </ul>                                                             |

#### Saved CS:EIP

Point to the instruction that generated the exception