EECS 140: Lab 12 Latches FlipFlops Morgan Bergen KUID: 3073682

**Date submitted: 12/3/2022** 

### 1. Introduction and Background

The purpose of this lab was to implement latches, flip-flops, and investigate the relationship these had to registers. The purpose of Latches are to store a single bit of information, and to change that information when a signal is applied to the latch. Latches in short are circuits that store single bits, one basic type of latch that we looked at were RS-latches which had two inputs, namely Set and Reset. These inputs provide a means for changing state Q of the circuit. The following are the configurations and state changes of such configs.

- When R = 0 and S = 0, the latch maintains its existing state.
- When R = 0 and S = 1 the latch is said to be in the Set state. In this case, the circuit output is 1.
- When R = 1 and S = 0 the latch is said to be in the Reset state. In this case, the circuit output is 0.
- When R = 1 and S = 1 the circuit is said to be in an undefined or illegal state for the RS-latch. In this case the circuit output is 0.

Flip flips were another basic sequential circuit element that had the capability of storing one bit. Flip flops changes its output state at the edge of a controlling clock signal. When a set of n flip-flops are used in order to store n bits of information we refer those as registers. A common click is used to each flip-flop in a register. 'n' flip-flips are required to implement a 'n'-bit register, thus 16 flip-flops are required to implement a 16-bit register. We were able to test the functionality of the gated D latch with the test bench simulation.



### 2. Implementation Process

The implementation process contained the following steps, understand the preconditions, generate a truth table for the R, S, and Q, implement the RSLatch, gated D Latch, and Master Slave D Flip-Flop. Also Given a 100-MHz signal, we can generate a 50-MHz and 25-MHz clock signal by dividing the 100-MHz signal by 2 and 4, respectively this is what allows us to manipulate the signal frequency for the clock. Storage elements can be created in FPGA without using flip-flops, if the latch is implemented in FPGA that has a 4-input look up table, then only one table is necessary. We needed to allow for internal signals to be observed, however this could not be done so we needed to preserve the signals via a compiler directive in the code which comprised of a VHDL attribute statement; which instructs the compiler to use separate logic elements for each of the signals, R\_g, S\_g, Qa, and Qb. The following diagram shows a gated RS-latch and 4-LUTS that I made along side a mapping with the code of the RSLatch.



Secondly we then created a new project with the VHDL file with the code shown above. Then there after I added a testbench source file to the project, I ran the simulation, and viewed the results. After I mapped and viewed the circuit diagram for the gated D latch and implemented this latch on the Basys3 board by performing a downloaded correction file in .tcl format, went and created a new project from scratches, ensured that all logic elements were separated, and I then thereafter ensured that separate logic elements were used to implement the signals. I went to the bitstream and uploaded the Correction.tcl script file onto tcl.pre to avoid any conflicts, and I verified that all the latches worked properly for all input conditions. I implemented the gated D latch on the board, used two slide switches to provide for the inputs D and CLK. And wrote my own xdc file for implementing it on the board.

Lastly I made another project that instantiated the two copies of the gated D latch entity and to implement the master-slave flip-flop. I included the appropriate ports on the board and connected the Q outport to an LED, compiled, and tested the functionality by toggling the D and Clock switches. The following will show all modules and simulations.

```
RSLatch_tb.vhd
     H:/Documents/EECS140-Lab/lab12/lab12.srcs/sources_1/new/RSLatch_tb.vhd
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              ×
     Q | 🗎 | 4 | 4 | 1 | X | 🖪 | 10 | X | 1// | 10 | 9
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 Ф
                                  LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
                                     ENTITY RSLatch_tb IS
END RSLatch_tb;
                                           ARCHITECTURE behavior OF RSLatch_tb IS
                                     COMPONENT RSLatch

PORI(Clk,R,S : IN STD_LOGIC;
Q : OUT STD_LOGIC);
END COMPONENT RSLatch;
                                           signal S : std_logic := '0';
signal R : std_logic := '0';
signal Clk : std_logic := '0';
signal Q : std_logic;
                                           constant clk_period : time := 10 ns;
                                        BEGIN
                                        uut: RSLatch PORT MAP (Clk => Clk,
                                                                                                                                                                                                                                                 R=>R,
S=>S,
Q=>Q);
                                     -- Clock process definitions (clock with 500 duty cycle is generated here. clk_process :process begin clk <- 10'; wait for clk_period/2; clk <- 11'; wait for clk_period/2; end process:
                          relatch proc :probegin s \leftarrow 0.0; r \leftarrow 0.0; r \leftarrow 0.0; r \leftarrow 0.0; what for 20ns; s \leftarrow 0.0; r \leftarrow 0.0; what for 20ns; s \leftarrow 0.0; r \leftarrow 0.0; what for 20ns; r \leftarrow 0.0; what for 20ns; r \leftarrow 0.0; what for 20ns; r \leftarrow 0.0; r \leftarrow 0.0; which for 20ns; r \leftarrow 0.0; r \leftarrow 0
                                        rslatch_proc :process
```

```
Project Summary x master_slave_d_latch_tb.vhd x master_slave_d_latch.vhd x
H:/Documents/EECS140-Lab/lab12-d/lab12-d.srcs/sources_1/new/master_slave_d_latch_tb.vhd
 \mathsf{Q}_{i} \mid \exists i \mid 4 \leftarrow i \Rightarrow i \mid \mathsf{X}_{i} \mid \exists i \mid \mathsf{I}_{i} \mid \mathsf{X}_{i} \mid \mathsf{I}_{i} \mid \mathsf{I}_{i} \mid \mathsf{Q}_{i}
 l library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
      entity master_slave_d_latch_tb is
      end master_slave_d_latch_tb;
        architecture bench of master_slave_d_latch_tb is
       component master_slave_d_latch
    Port ( Clk, D : in STD_LOGIC;
    Q : out STD_LOGIC);
end component;
        signal Clk, D : STD_LOGIC;
signal Q : STD_LOGIC;
        constant clk_period : time := 10 ns;
             uut : master_slave_d_latch port map (Clk => Clk, D => D, Q => Q);
            clk_process : process
                   begin
clk <= '0';
25
26
27
28
29
30
31
32
33
34
35
36
37
38
                 wait for clk_period/2;
end process;
             rslatch_proc : process
                begin
d <= '0';
wait for 20ns;
d <= '1';
wait for 20ns;
end process;
      END;
```

# 3. Evaluation Process

The evaluation process comprised of running simulations and viewing how the differing rates from the gates differed.



# 4. Results and Discussion

I ran the simulation and was able to see the results as the expected outputs from the logical expressions. I changes the code from the first source and used it in the master slave flip-flop.

# 5. Conclusion and Recommendations

I enjoyed coding these logic blocks, and I'm going to miss doing these labs for their difficulty was high, however the outputs and results were very high rewarding.