

## I/O Interface

EECS388 Spring 2023

© Prof. Tamzidul Hoque

Lecture notes based in part on slides created by Dr. Mohammad

Alian and Dr. Heechul Yun





### How Does CPU Talk to Devices?

### Port-mapped I/O

 Use a separate address space for I/O devices and use special instructions to access the I/O memory

### Memory Mapped I/O

- I/O memory is mapped into the CPU address space
- Use load/store instruction to communicate with I/O devices

### How Does CPU Talk to Devices?

### Port-mapped I/O

 Use a separate address space for I/O devices and use special instructions to access the I/O memory

### Memory Mapped I/O

- I/O memory is mapped into the CPU address space
- Use load/store instruction to communicate with I/O devices

# Memory Mapped I/O



| Base        | Top         | ∧++r  | Description       | Notes                      |
|-------------|-------------|-------|-------------------|----------------------------|
| 0x0000_0000 | 0x0000_0FFF | RWX A | Debug             | Debug Address Space        |
| 0x0000_1000 | 0x0000_1FFF | R XC  | Mode Select       |                            |
| 0x0000_2000 | 0x0000_2FFF |       | Reserved          |                            |
| 0x0000_3000 | 0x0000_3FFF | RWX A | Error Device      |                            |
| 0x0000_4000 | 0x0000_FFFF |       | Reserved          | Dn-Chip Non Volatile Mem-  |
| 0×0001_0000 | 0x0001_1FFF | R XC  | Mask ROM (8 KiB)  | ory                        |
| 0x0001_2000 | 0x0001_FFFF |       | Reserved          |                            |
| 0x0002_0000 | 0x0002_1FFF | R XC  | OTP Memory Region |                            |
| 0x0002_2000 | 0x001F_FFFF |       | Reserved          |                            |
| 0x0200_0000 | 0x0200_FFFF | RW A  | CLINT             |                            |
| 0x0201_0000 | 0x07FF_FFFF |       | Reserved          |                            |
| 0x0800_0000 | 0x0800_1FFF | RWX A | E31 ITIM (8 KiB)  |                            |
| 0x0800_2000 | 0x0BFF_FFFF |       | Reserved          |                            |
| 0x0C00_0000 | 0x0FFF_FFFF | RW A  | PLIC              |                            |
| 0×1000_0000 | 0x1000_0FFF | RW A  | AON               |                            |
| 0×1000_1000 | 0x1000_7FFF |       | Reserved          |                            |
| 0x1000_8000 | 0x1000_8FFF | RW A  | PRCI              |                            |
| 0×1000_9000 | 0x1000_FFFF |       | Reserved          |                            |
| 0x1001_0000 | 0x1001_0FFF | RW A  | OTP Control       |                            |
| 0×1001_1000 | 0x1001_1FFF |       | Reserved          |                            |
| 0×1001_2000 | 0x1001_2FFF | RW A  | GPIO              | On-Chip Peripherals        |
| 0x1001_3000 | 0x1001_3FFF | RW A  | UART 0            | Dif-Chip Peripherais       |
| 0×1001_4000 | 0x1001_4FFF | RW A  | QSPI 0            |                            |
| 0x1001_5000 | 0x1001_5FFF | RW A  | PWM 0             |                            |
| 0x1001_6000 | 0x1001_6FFF | RW A  | I2C 0             |                            |
| 0x1001_7000 | 0x1002_2FFF |       | Reserved          |                            |
| 0x1002_3000 | 0x1002_3FFF | RW A  | UART 1            |                            |
| 0x1002_4000 | 0x1002_4FFF | RW A  | SPI1              |                            |
| 0x1002_5000 | 0x1002_5FFF | RW A  | PWM 1             |                            |
| 0x1002_6000 | 0x1003_3FFF |       | Reserved          |                            |
| 0x1003_4000 | 0x1003_4FFF | RW A  | SPI 2             |                            |
| 0x1003_5000 | 0x1003_5FFF | RW A  | PWM 2             |                            |
| 0x1003_6000 | 0x1FFF_FFFF |       | Reserved          |                            |
| 0x2000_0000 | 0x3FFF_FFFF | R XC  | QSPI 0 Flash      | Off-Chip Non-Volatile Mem- |
|             |             |       | (512 MiB)         | ory                        |
| 0x4000_0000 | 0x7FFF_FFFF |       | Reserved          |                            |
| 0x8000_0000 | 0x8000_3FFF | RWX A | E31 DTIM (16 KiB) | On-Chip Volatile Memory    |
| 0x8000_4000 | 0xFFFF_FFFF |       | Reserved          |                            |

# Memory Map of SiFive FE310



Memory mapped I/O regions

| Base        | Тор         | Attr. | Description       | Notes                      |
|-------------|-------------|-------|-------------------|----------------------------|
| 0x0000_0000 | 0x0000_0FFF | RWX A | Debug             | Debug Address Space        |
| 0x0000_1000 | 0x0000_1FFF | R XC  | Mode Select       |                            |
| 0x0000_2000 | 0x0000_2FFF |       | Reserved          |                            |
| 0x0000_3000 | 0x0000_3FFF | RWX A | Error Device      |                            |
| 0×0000_4000 | 0x0000_FFFF |       | Reserved          | On-Chip Non Volatile Mem-  |
| 0x0001_0000 | 0x0001_1FFF | R XC  | Mask ROM (8 KiB)  | ory                        |
| 0x0001_2000 | 0x0001_FFFF |       | Reserved          |                            |
| 0x0002_0000 | 0x0002_1FFF | R XC  | OTP Memory Region |                            |
| 0x0002_2000 | 0x001F_FFFF |       | Reserved          |                            |
| 0x0200_0000 | 0x0200_FFFF | RW A  | CLINT             |                            |
| 0x0201_0000 | 0x07FF_FFFF |       | Reserved          |                            |
| 0x0800_0000 | 0x0800_1FFF | RWX A | E31 ITIM (8 KiB)  | 7                          |
| 0x0800_2000 | 0x0BFF_FFFF |       | Reserved          | 1                          |
| 0x0C00_0000 | 0x0FFF_FFFF | RW A  | PLIC              |                            |
| 0×1000_0000 | 0x1000_0FFF | RW A  | AON               | 7                          |
| 0x1000_1000 | 0x1000_7FFF |       | Reserved          | 1                          |
| 0×1000_8000 | 0x1000_8FFF | RW A  | PRCI              | _                          |
| 0×1000_9000 | 0x1000_FFFF |       | Reserved          | 1                          |
| 0×1001_0000 | 0x1001_0FFF | RW A  | OTP Control       |                            |
| 0×1001_1000 | 0×1001_1EEE |       | Decenyed          |                            |
| 0×1001_2000 | 0x1001_2FFF | RW A  | GPIO              | Okin Baninkanak            |
| 0×1001_3000 | 0x1001_3FFF | RW A  | UART 0            | n-Chip Peripherals         |
| 0×1001_4000 | 0x1001_4FFF | RW A  | QSPI 0            | 7                          |
| 0x1001_5000 | 0x1001_5FFF | RW A  | PWM 0             | 7                          |
| 0×1001_6000 | 0x1001_6FFF | RW A  | I2C 0             | 7                          |
| 0×1001_7000 | 0x1002_2FFF |       | Reserved          | 1                          |
| 0x1002_3000 | 0x1002_3FFF | RW A  | UART 1            | 7                          |
| 0×1002_4000 | 0x1002_4FFF | RW A  | SPI 1             | 7                          |
| 0x1002_5000 | 0x1002_5FFF | RW A  | PWM 1             | 7                          |
| 0x1002_6000 | 0x1003_3FFF |       | Reserved          |                            |
| 0x1003_4000 | 0x1003_4FFF | RW A  | SPI 2             | 7                          |
| 0x1003_5000 | 0x1003_5FFF | RW A  | PWM 2             |                            |
| 0x1003_6000 | 0x1FFF_FFFF |       | Reserved          |                            |
| 0x2000_0000 | 0x3FFF_FFFF | R XC  | QSPI 0 Flash      | Off Chin Non Volatile Mars |
|             |             |       | (512 MiB)         | Off-Chip Non-Volatile Mem- |
| 0x4000_0000 | 0x7FFF_FFFF |       | Reserved          | ory                        |
| 0x8000_0000 | 0x8000_3FFF | RWX A | E31 DTIM (16 KiB) | On-Chip Volatile Memory    |
| 0x8000_4000 | 0xFFFF_FFFF |       | Reserved          | On-Chip volatile Memory    |

# Memory Map of SiFive FE310

# GPIO registers are mapped at 0x10012000 - 0x10012FFF

| Offset | Name       | Description              |
|--------|------------|--------------------------|
| 0×00   | input_val  | Pin value                |
| 0x04   | input_en   | Pin input enable*        |
| 0x08   | output_en  | Pin output enable*       |
| 0×0C   | output_val | Output value             |
| 0×10   | pue        | Internal pull-up enable* |
| 0×14   | ds         | Pin drive strength       |
| 0x18   | rise_ie    | Rise interrupt enable    |
| 0x1C   | rise_ip    | Rise interrupt pending   |
| 0X20   | fall_ie    | Fall interrupt enable    |
| 0×24   | fall_ip    | Fall interrupt pending   |
| 0x28   | high_ie    | High interrupt enable    |
| 0x2C   | high_ip    | High interrupt pending   |
| 0×30   | low_ie     | Low interrupt enable     |
| 0x34   | low_ip     | Low interrupt pending    |
| 0×40   | out_xor    | Output XOR (invert)      |

# General Purpose I/O (GPIO)

- Programmable digital input/output pins
- Use voltage levels to represent digital signals
  - 5V = logic 1 (for 5V CPUs)
  - 0V = logic 0
- Can be configured as
  - Input or output
- Useful to interact with external devices



(

# Example: Turn on an LED

- Assume a GPIO pin can draw up to 18mA, and when the LED is on, it has a voltage drop of 1V
- Ohm's law:  $I \times R = V$
- What resistor is needed?



# Example: Turn on an LED

- Assume a GPIO pin can draw up to 18mA, and when the LED is on, it has a voltage drop of 1V
- Ohm's law:  $I \times R = V$
- What resistor is needed?

$$I = V / R = 1 / R < 18mA$$

R > 1V/18mA

= 1000 mV / 18 mA

= 56 ohm



# Blinking the LED from lab 1

- We are blinking the GREEN
   LED by turning it ON & OFF
- But we don't see the how internally the configuration is done
- We need to look at the lib.h and lib.c to see what is gpio\_mode & gpio write

```
#include <stdint.h>
#include "eecs388 lib.h"
int main()
   int gpio = GREEN LED;
   gpio mode(gpio, OUTPUT);
   while (1)
       gpio write(gpio, ON);
       delay(1000);
       gpio write(gpio, OFF);
       delay(300);
```

# Memory map of GPIO



# Memory MAP of GPIO

Offset from the Base address we saw in last slide

To config. GPIO as output, write 1 in this address (base+offset)

| Offset | Name       | Description              |
|--------|------------|--------------------------|
| 0×00   | input_val  | Pin value                |
| 0x04   | input_en   | Pin input enable*        |
| 0x08   | output_en  | Pin output enable*       |
| 0x0C   | output_val | Output value             |
| 0x10   | pue        | Internal pull-up enable* |
| 0x14   | ds         | Pin drive strength       |
| 0x18   | rise_ie    | Rise interrupt enable    |
| 0x1C   | rise_ip    | Rise interrupt pending   |
| 0x20   | fall_ie    | Fall interrupt enable    |
| 0x24   | fall_ip    | Fall interrupt pending   |
| 0x28   | high_ie    | High interrupt enable    |
| 0x2C   | high_ip    | High interrupt pending   |
| 0x30   | low_ie     | Low interrupt enable     |
| 0x34   | low_ip     | Low interrupt pending    |
| 0x40   | out_xor    | Output XOR (invert)      |

# Memory MAP of GPIO



```
memory map
                    *****************
#define GPIO CTRL ADDR
                        0x10012000 // GPIO controller base address
#define GPIO INPUT VAL
                        0x00 // input val
#define GPIO INPUT EN
                        0x04
                                 // input enable
#define GPIO OUTPUT EN
                        0x08
                                 // output enable
                        0x0C
#define GPIO OUTPUT VAL
                                  // output val
#define GPIO OUTPUT XOR
                                  // output XOR (invert)
                        0x40
#define CLINT CTRL ADDR
                                  // CLINT block base address
                        0x02000000
#define CLINT MTIME
                        0xbff8
                                  // timer register
```

These addresses are Defined with alternative key words inside lib.h file

### Inside Lib.c

2. We are first reading from output val to val 3. Then we change 1 bit to val 1. Base + offset denotes to address 4. Then we update output val with val of 'output en' in mem map void gpio mode(int gpio, int mode) uint32 t val; if (mode == OUTPUT) { → val = \*(volatile uint32 t \*) (GPIO CTRL ADDR + GPIO OUTPUT EN); val |= (1<<qpio);</pre> \*(volatile uint32 t \*) (GPIO\_CTRL\_ADDR + GPIO\_OUTPUT\_EN) = val; if (gpio == RED LED || gpio == GREEN LED || gpio == BLUE LED) { // active high val = \*(volatile uint32 t \*) (GPIO CTRL ADDR + GPIO OUTPUT XOR); val |= (1<<qpio);</pre> \*(volatile uint32 t \*) (GPIO CTRL ADDR + GPIO OUTPUT XOR) = val;

#### Inside lib.h

In lib.h all names are assigned to different GPIO port for the ease of use

#### Inside lib.c

```
if (gpio == RED_LED || gpio == GREEN_LED || gpio == BLUE_LED) {
    // active high
    val = *(volatile uint32_t *) (GPIO_CTRL_ADDR + GPIO_OUTPUT_XOR);
    val |= (1<<gpio);
    *(volatile uint32_t *) (GPIO_CTRL_ADDR + GPIO_OUTPUT_XOR) = val;
}</pre>
```

Inside lib.c we can say gpio=RED\_LED

| Base        | Тор         | Attr. | Description       | Notes                        |
|-------------|-------------|-------|-------------------|------------------------------|
| 0x0000_0000 | 0x0000_0FFF | RWX A | Debug             | Debug Address Space          |
| 0x0000_1000 | 0x0000_1FFF | R XC  | Mode Select       | 1                            |
| 0x0000_2000 | 0x0000_2FFF |       | Reserved          |                              |
| 0x0000_3000 | 0x0000_3FFF | RWX A | Error Device      | 7                            |
| 0×0000_4000 | 0x0000_FFFF |       | Reserved          | On-Chip Non Volatile Mem     |
| 0×0001_0000 | 0x0001_1FFF | R XC  | Mask ROM (8 KiB)  | ory                          |
| 0×0001_2000 | 0x0001_FFFF |       | Reserved          | ī                            |
| 0×0002_0000 | 0x0002_1FFF | R XC  | OTP Memory Region | 7                            |
| 0x0002_2000 | 0x001F_FFFF |       | Reserved          | ī                            |
| 0x0200_0000 | 0x0200_FFFF | RW A  | CLINT             |                              |
| 0x0201_0000 | 0x07FF_FFFF |       | Reserved          |                              |
| 0x0800_0000 | 0x0800_1FFF | RWX A | E31 ITIM (8 KiB)  | 7                            |
| 0x0800_2000 | 0x0BFF_FFFF |       | Reserved          |                              |
| 0×0C00_0000 | 0x0FFF_FFFF | RW A  | PLIC              | 7                            |
| 0×1000_0000 | 0x1000_0FFF | RW A  | AON               | 7                            |
| 0×1000_1000 | 0x1000_7FFF |       | Reserved          | 1                            |
| 0x1000_8000 | 0x1000_8FFF | RW A  | PRCI              | 7                            |
| 0×1000_9000 | 0x1000_FFFF |       | Reserved          | T                            |
| 0×1001_0000 | 0x1001_0FFF | RW A  | OTP Control       | 7                            |
| 0×1001_1000 | 0x1001_1FFF |       | Reserved          | ī                            |
| 0×1001 2000 | 0x1001 2FFF | RW A  | GPIO              | 1                            |
| 0×1001_3000 | 0x1001_3FFF | RW A  | UART 0            | On-Chip Peripherals          |
| 0×1001_4000 | 0x1001_4FFF | RW A  | QSPI 0            | ₹ \                          |
| 0×1001_5000 | 0x1001_5FFF | RW A  | PWM 0             | 7                            |
| 0×1001_6000 | 0x1001_6FFF | RW A  | I2C 0             | 7                            |
| 0×1001_7000 | 0x1002_2FFF |       | Reserved          |                              |
| 0x1002_3000 | 0x1002_3FFF | RW A  | UART 1            | 7                            |
| 0x1002_4000 | 0x1002_4FFF | RW A  | SPI1              | 7                            |
| 0x1002_5000 | 0x1002_5FFF | RW A  | PWM 1             | 7                            |
| 0x1002_6000 | 0x1003_3FFF |       | Reserved          | 1                            |
| 0x1003_4000 | 0x1003_4FFF | RW A  | SPI 2             | 7                            |
| 0x1003_5000 | 0x1003_5FFF | RW A  | PWM 2             | 7                            |
| 0x1003_6000 | 0x1FFF_FFFF |       | Reserved          |                              |
| 0x2000_0000 | 0x3FFF_FFFF | R XC  | QSPI 0 Flash      | Off Olein Nien Valetile Mens |
| _           | _           |       | (512 MiB)         | Off-Chip Non-Volatile Mem    |
| 0x4000_0000 | 0x7FFF_FFFF |       | Reserved          | ory                          |
| 0x8000_0000 | 0x8000_3FFF | RWX A | E31 DTIM (16 KiB) | On Chin Volatila Mamani      |
| 0×8000_4000 | 0xFFFF FFFF |       | Reserved          | On-Chip Volatile Memory      |

# Memory Map of SiFive FE310

UARTO registers are mapped at 0x10013000 - 0x10013FFF

| Offset | Name   | Description               |
|--------|--------|---------------------------|
| 0×00   | txdata | Transmit data register    |
| 0x04   | rxdata | Receive data register     |
| 0x08   | txctrl | Transmit control register |
| 0x0C   | rxctrl | Receive control register  |
| 0×10   | ie     | UART interrupt enable     |
| 0×14   | ip     | UART interrupt pending    |
| 0x18   | di∨    | Baud rate divisor         |

### Volatile in C

- When we use volatile, compiler generates code to re-load the variable item each time it is referenced in your program.
- Without volatile, the compiler may generate code that merely reuses the value it already loaded into a register.

• When used volatile, the lw happens inside the loop every time the loop occurs.

# I/O registers/memory can be updated by both CPU and I/O device



# External I/O Interfaces



HiFive1 Rev B Pinout

## Serial vs. Parallel

## Serial interfaces use a single line



## Serial vs. Parallel

# Parallel interfaces use multiple lines



### Serial vs. Parallel Interfaces

- Serial interfaces
  - RS-232: serial communication standard
  - USB: universal serial bus
  - I<sup>2</sup>C: inter-integrated circuit
  - SPI: serial peripheral interface bus
  - SATA: serial ATA

• ...













**RS-232** 

### Serial vs. Parallel Interfaces

- Parallel interfaces
  - Parallel ATA: advanced technology attachment
  - SCSI: small computer system interface
  - PCI: peripheral component interface

• ...



#### **Serial Interfaces**

- ✓ Use fewer pins and wires
- √ High scalability(more device connection)
- ✓ Low power consumption
- Lower bandwidth for the same clock speed

#### **Parallel Interfaces**

- More pins and wires
- Synchronization among lanes reduces scalability
- X High power consumption
- √ Higher bandwidth
- Serial interfaces for external I/O (e.g., USB, SATA, PCIe)
- Parallel interfaces for on-chip interconnects and memory interfaces (e.g., AXI, TileLink, DDR)

# **Transfer Types**



# Synchronous vs. Asynchronous

### **Synchronous transmission**

- Requires a common shared clock
- Higher throughput communication
- Low scalability
- Parallel interfaces are usually sync

### **Asynchronous transmission**

- No shared clock
- Asynchronous start/stop
- Self clocked, based on an agreement between the transmitter and receiver



