```
3 //
      M65C02A soft-core microcomputer project
 4 //
5
      Copyright (C) 2012-2014 Michael A. Morris
 6 //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
      under the terms of the GNU General Public License as published by the Free
12 //
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 //
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
      Further, no use of this source code is permitted in any form or means
27 //
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                     M. A. Morris & Assoc.
41 // Engineer:
                     Michael A. Morris
42 //
43 // Create Date:
                     12:49:16 11/18/2012
44 // Design Name:
                     WDC W65C02 Microprocessor Re-Implementation
45 // Module Name:
                     M65C02A.v
46 // Project Name:
                     C:\XProjects\ISE10.1i\M65C02A
47 // Target Devices: Generic SRAM-based FPGA
48 // Tool versions:
                     Xilinx ISE10.1i SP3
49 //
50 // Description:
51 //
52 // This module provides a synthesizable implementation of a 65C02 micropro-
      cessor similar to the WDC W65C02S. The original W65C02 implemented a set of
54 // enhancements to the MOS6502 microprocessor. Two new addressing modes were
      added, several existing instructions were rounded out using the new address-
55 //
56 //
      ing modes, and some additional instructions were added to fill in holes pre-
57 // in the instruction set of the MOS6502. Rockwell second sourced the W65C02,
      and in the process added 4 bit-oriented instructions using 32 opcodes. WDC
58 //
      released the W65816/W65802 16-bit enhancements to the W65C02. Two of the new
59 //
      instructions in these processors, WAI and STP, were combined with the four
60 //
61 //
      Rockwell instructions, RMBx/SMBx and BBRx/BBSx, along with the original
62 //
      W65C02's instruction set to realize the W65C02S.
63 //
      The M65C02A core is a realization of the W65C02S instruction set. It is not
64 //
65 //
      a cycle accurate implementation, and it does not attempt to match the idio-
66 //
      syncratic behavior of the W65C02 or the W65C02S with respect to unused op-
67 //
      codes. In the M65C02A core, all unused opcodes are realized as single byte,
68 //
      single cycle NOPs.
69 //
70 //
      This module demonstrates how to incorporate the M65C02_CoreV2.v logic module
      into an application-specific implementation. The core logic incorporates
71 //
72 //
      most of the logic required for a microprocessor implementation: ALU, regis-
73 //
      ters, address generator, and instruction decode and sequencing. Not included
74 //
      in the core logic are the memory interface, the interrupt handler, the clock
75 //
      generator, and any peripherals.
76 //
77 //
      This module integrates the M65C02_CoreV2.v module, a simple vectored inter-
      rupt controller, a simple MMU, and 28kB of internal Block RAM memory. The
78 //
79 // objective is a module that allows the 6502_functional_test code to be exe-
```

```
cuted at speed from internal BRAM to verify that the new core architecture
        and microprogram implement the 65C02 instruction set architecture (ISA).
81 //
82 //
83 // Dependencies:
                       M65C02A.v
84 //
                           M65C02_CoreV2.v
85 //
                               M65C02_MPCv5.v
86 //
                                   M65C02_uPgm_V4.coe
                                                           (M65C02_uPgm_V4.txt)
87 //
                                   M65C02_IDecode_ROM.coe (M65C02_IDecode_ROM.txt)
88 //
                                M65C02_AddrGenV2.v
89
   //
                                   M65C02_StkPtr.v
90 //
                               M65C02 ALUv2.v
                                   M65C02_LST.v
91 //
92 //
                                   M65C02_LU.v
 93 //
                                   M65C02_SU.v
94 //
                                   M65C02_Add.v
95 //
                                   M65C02_WrSel.v
96 //
                                   M65C02_PSWv2.v
 97 //
                           M65C02_IntHndlrV2.v
                                                   (Interrupt Handler)
98 //
                           M65C02 MMU.v
                                                   (Memory Management Unit)
99 //
                           M65C02 SPIXIF.v
                                                   (SPI Master I/F)
100 //
                               DPSFmnCE.v
                                                   (Transmit & Receive FIFOs)
101 //
                                SPIxIF.v
                                                   (Configurable SPI Master)
102 //
                                fedet.v
                                                   (falling edge detector)
103 //
                               redet.v
                                                   (rising edge detector)
104 //
                           UART.v
                                                   (COM0/COM1 Asynch. Serial Ports)
105 //
                               DPSFmnCS.v
                                                   (Transmit & Receive FIFOs)
                               UART BRG.v
                                                   (UART Baud Rate Generator)
106 //
                               UART_TXSM.v
                                                   (UART Transmit SM/Shifter)
107 //
108 //
                               UART_RXSM.v
                                                   (UART Receive SM/Shifter)
                               UART_INT.v
                                                   (UART Interrupt Generator)
109 //
110 //
                                   fedet.v
                                                   (falling edge detector)
111 //
                                   redet.v
                                                   (rising edge detector)
112 //
113 // Revision:
114 //
115 // 0.00
               14F22
                       MAM
                               Initial File Creation
116 //
117 //
        0.10
               14G04
                       MAM
                               First integrated module.
118 //
119 // 1.00
               14G19
                       MAM
                               Last Version before Kernel/User Mode added.
120 //
121 // Additional Comments:
122 //
124
125 module M65C02A #(
        parameter pKernel_SP_Rst = 8'h02,
126
                                               // SP Value after Rst
127
        parameter pUser_SP_Rst
                                 = 8'hFF,
                                               // SP Value after Rst
128
129
        parameter pVec_IRQ
                                 = 16'hFFFE,
                                               // Ext. Maskable Interrupt
                                 = 16'hFFFE,
                                               // BReaK Instruction Trap
130
        parameter pVec_BRK
        parameter pVec_RST
                                 = 16'hFFFC,
                                               // ReSeT Trap (Highest Priority)
131
        parameter pVec_NMI
                                 = 16'hFFFA,
                                               // Ex. Non-Maskable Interrupt
132
                                 = 16'hFFF8,
                                               // MMU ABORT Trap (N/S)
133
        parameter pVec_ABRT
                                 = 16'hFFF6,
                                               // Reserved for Future Use (BRK)
134
        parameter pVec_RSVD1
                                 = 16'hFFF4,
                                               // COP Instruction Trap
135
        parameter pVec_COP
136
        parameter pVec_RSVD0
                                 = 16'hFFF2,
                                               // Reserved for Future Use
137
        parameter pVec_INV
                                 = 16'hFFF0,
                                               // Invalid Instruction Trap
        parameter pVec_RQST7
                                               // Int. Maskable Interrupt 7 (COM0)
                                 = 16'hFFEE,
138
                                               // Int. Maskable Interrupt 6 (COM1)
        parameter pVec_RQST6
                                 = 16'hFFEC,
139
140
        parameter pVec_RQST5
                                 = 16'hFFEA,
                                               // Int. Maskable Interrupt 5 (SPI0)
                                 = 16'hFFE8,
                                               // Int. Maskable Interrupt 4 (N/U)
141
        parameter pVec_RQST4
        parameter pVec_RQST3
                                 = 16'hFFE6,
                                               // Int. Maskable Interrupt 3 (N/U)
142
                                               // Int. Maskable Interrupt 2 (N/U)
143
        parameter pVec_RQST2
                                 = 16'hFFE4,
144
        parameter pVec_RQST1
                                 = 16'hFFE2,
                                               // Int. Maskable Interrupt 1 (N/U)
145
        parameter pVec_RQST0
                                 = 16'hFFE0,
                                               // Int. Maskable Interrupt 0 (N/U)
146
147
        parameter pInt Hndlr
                                 = 9'h021.
                                               // Microprogram Interrupt Handler
148
149
        parameter pVAL
                                 = 3'b000.
                                               // VALid instructions
                                 = 3'b001,
150
                                               // INValid instructions
        parameter pINV
                                 = 3'b010,
                                               // CO-Processor instruction
151
        parameter pCOP
152
                                 = 3'b011,
                                               // BRK instruction
        parameter pBRK
153
        parameter pPFX
                                 = 3'b100,
                                               // PreFiX instructions (IND/SIZ)
                                 = 3'b101,
                                               // PHR instruction
154
        parameter pPHR
                                 = 3'b110,
155
        parameter pPHW
                                               // PHR instruction
        parameter pWAI
156
                                 = 3'b111,
                                               // WAI instruction
157
158
        parameter pNOP
                                 = 8'hEA.
                                               // M65C02 Core NOP instruction
```

```
159
160
        parameter pWS_Delay
                                 = 4'b0011, // Default Internal Wait State Delay
161
162 //
          parameter pFrequency
                                   = 14745600, // M65C02 Development Board
163
        parameter pFrequency
                                   = 29491200, // Chameleon Board
164
165
                                  = 8'h40, // ~BRRE, RTSo, 232 w/o HS, 8N1
        parameter pUART_LCR
                                 = 8'h00, // No interrupts enabled
166
        parameter pUART_IER
167
        parameter pUART_BRG
                                  = 115200,
168
        parameter pUART_RTO
                                  = 8'd3, // RTO asserted on Rx idle 3 char times
                                            // Tx FIFO Depth = (2**(0+4))=16
169
        parameter pUART_TF_Depth = 8'd0,
                                          // \text{ Rx FIFO Depth} = (2**(0+4))=16
        parameter pUART_RF_Depth = 8'd0,
170
                                = "Pgms/UART_TF_16.coe",
= "Pgms/UART_RF_16.coe",
171
        parameter pUART_TF_Init
172
        parameter pUART_RF_Init
173
174
        parameter pSPI_CR
                                 = 8'h30, // Rate=1/16, Mode=0, Dir=MSB, Sel=0
175
        parameter pSPI_FIFO_Depth = 8'd4, // Depth = (1 << 4) = 16
        parameter pSPI_FIFO_Init = "Pgms/SPI_FIFO_Init_16.coe",
176
177
                                               // Internal ROM Address Width: 4 kB
178
        parameter pMON_AddrWidth = 8'd12,
179
        parameter pMON_File
                                  = "Pgms/M65C02_Tst3.txt",
        parameter pROM_AddrWidth
180
                                  = 8'd13, // Internal RAM Address Width: 8 kB
        parameter pROM_File
                                 = "Pgms/EhBASICO.txt",
181
182
        parameter pRAM_AddrWidth = 8'd14, // Internal RAM Address Width: 16 kB
                                  = "Pgms/65C02_ft.txt",
183
        parameter pRAM_File
184
        parameter pM65C02_uPgm = "Pgms/M65C02_uPgm_V4.coe",
                                                                    // SEO
185
                                                                            : 2 kB
                                                                    // DEC : 2 kB
        parameter pM65C02_IDec = "Pgms/M65C02_IDecode_ROM.coe"
186
187 )(
                                                                    // Total : 32 kB
188
        input nRst,
                                    // System Reset Input
189
        input Clk,
                                    // System Clk Input (Phi2 Input)
190 //
191 //
          // 65C02-compatible Interface
192 //
193 //
                BE.
                                      // Bus Enable Input
          input.
194 //
195 //
          output PhilO,
                                      // Output Clock Phase 1
196 //
          output Phi20,
                                      // Output Clock Phase 2
197 //
        input nNMI,
198
                                    // Non-Maskable Interrupt Input
                                                                       (Active Low)
        input nIRQ,
199
                                    // Maskable Interrupt Request Input (Active Low)
200
        output nVP,
                                    // Vector Pull Output Strobe
                                                                        (Active Low)
201 //
202
        input nSO,
                                    // Set oVerflow Input
                                                                        (Active Low)
203 //
204
                                    // Instruction Fetch Status Strobe Output
        output Sync,
205
                                    // Memory Lock Status Output
        output nML,
                                                                        (Active Low)
206 //
207
        input
                RdyIn,
                                    // Bus Ready Input
208 //
209 //
         output RnW,
                                      // Read/nWrite Data Strobe Output
        output [15:0] AB,
                                    // Physical Address Outputs
210
         inout
                [ 7:0] DB,
                                      // Data Inputs/Outputs
211 //
212
        output [ 7:0] DB,
                                    // Data Inputs/Outputs
213 //
          // M65C02A I/O Extensions
214 //
215 //
        output [3:0] nCE,
output nRD,
216
                                    // Decoded Chip Select Outputs
217
                                    // Read Stobe Output
                                                                        (Active Low)
218
        output nWR,
                                    // Write Strobe Output
                                                                        (Active Low)
219
        output [3:0] XA,
                                    // Extended Physical Address Outputs
220
221
        // SPIO - Serial Peripheral Interface Master
222
223
        output [1:0] nSSel,
224
        output SCK,
        output MOSI,
225
226
        input
               MISO,
227
228
        // COM0 - Universal Asynchronous Receiver/Transmitter (UART)
229
230
        output COMO_TxD,
231
                COM0_RxD,
        input
232
        output COMO_nRTS,
233
        input
                COMO_nCTS,
234
235
        output COMO_DE,
236
237
        // COM1 - Universal Asynchronous Receiver/Transmitter (UART)
```

```
239
        output COM1_TxD,
240
               COM1 RxD,
        input.
241
        output COM1_nRTS,
242
        input
               COM1_nCTS,
243
244
        output COM1_DE
245
246 );
247
249 //
250 //
        Declarations
251 //
252
253 reg
           Rst;
                                   // Internal reset (Clk)
254
255 reg
            NMI;
                                   // NMI latch/register to hold NMI until serviced
256 reg
                                   // External maskable interrupt request input
           IRO;
257
258 reg
            so;
                                   // External Set Overflow (falling edge active)
259 wire
           Set_SO, Clr_SO;
260
261 reg
           Ext_Wait;
                                   // External Wait Request Input
262
263 wire
            Int.;
                                   // Interrupt handler interrupt signal to M65C02
                                   // Interrupt handler interrupt vector to M65C02
           [15:0] Vector;
264 wire
265
266 wire
            IRQ_Msk;
                                   // M65C02 Core interrupt mask
267 wire
           LE_Int;
                                   // M65C02 Core Int latch enable - hold Int/Vec
                                   // M65C02 Core interrupt vector pull
268 wire
           VP;
269 wire
           Done;
                                   // M65C02 Core instruction complete/fetch
270 wire
            [2:0] Mode;
                                  // M65C02 Core instruction mode
                                   // M65C02 Core Read-Modify-Write indicator
271 wire
272 wire
           Wait;
                                   // M65C02 Core Microcycle Wait Request Input
273 wire
           Rdy;
                                   // M65C02 Core Microcycle Complete Output
274 wire
            [ 1:0] IO_Op;
                                   // M65C02 Core I/O cycle type
275 wire
            [15:0] VA;
                                   // M65C02 Core Address Output
            [ 7:0] CPU_DI;
276 wor
                                   // M65C02 Core Data Input
277 wire
            [ 7:0] CPU_DO;
                                   // M65C02 Core Data Output
278
279 wire
            [ 7:0] Y, P;
                                   // M65C02 Core Processor Registers
                                   // M65C02 Core Operating Mode
280 wire
           Kernel;
281
282 wire
           WE, RE;
                                   // M65C02 Core Decoded IO Operations
283
284 wire
           TNV;
                                   // M65C02 Core Decoded INValid instructions
                                   // M65C02 Core Decoded COP instruction
285 wire
            COP;
286 wire
                                   // M65C02 Core Decoded BRK instruction
           BRK;
                                   // M65C02 Core Decoded PreFiX instructions
287 wire
           PFX;
                                   // M65C02 Core Decoded PHR instruction
288 wire
           PHR;
                                   // M65C02 Core Decoded PHW instructions
289 wire
           PHW;
290 wire
           WAI;
                                   // M65C02 Core Decoded WAI instruction
291
292 wire
           IO_Page;
                                   // IO Page Decode
                                   // IO Selects: Vec, MAP, MMU, SPIO, COMO, COM1
293 reg
            [5:0] IO Sel;
294 wire
           Sel_VEC;
                                   // Vector Table Select; maps to Monitor ROM/RAM
295 wire
           Sel_MAP, Sel_MMU;
                                   // Mapping RAM and MMU Control/Status Registers
296 wire
           Sel_SPI0;
                                   // SPI Master Select
           Sel_COM0, Sel_COM1;
                                   // COM0, COM1 UART Selects
297 wire
298
299 wire
            [ 7:0] MMU_DO;
                                   // MMU Data Output - Used to read MMU registers
300 wire
            [19:0] PA;
                                   // MMU Physical Address Output
            [15:1] CE;
301 wire
                                   // MMU Chip Enable: Ext=CE[7:1]; Int=CE[15:8]
302 wire
            Int_WS;
                                   // MMU Internal Wait State Request
303
304 reg
            [3:0] WSGen;
                                   // Internal Wait State Generator Counter
305 wire
           Int_Wait;
                                   // Internal Wait State Request Signal
306
307 wire
            [7:0] MON_DO;
                                   // Output Data Bus of MON
308 wire
            [7:0] ROM_DO;
                                   // Output Data Bus of ROM
309 wire
            [7:0] RAM_DO;
                                   // Output Data Bus of RAM
310
311 wire
            [7:0] SPIO_DO;
                                   // SPI0 Output Data Bus
                                   // SPI0 Interrupt Request
312 wire
            SPIO IRO;
313 wire
            [1:0] SSel;
                                   // SPIO Slave Selects
314
315 wire
            [7:0] COMO_DO;
                                   // COMO Output Data Bus
           COM0_RTS, COM0_CTS;
                                   // COMO Modem Control Signals
316 wire
```

```
317 wire
            COM0_IRQ;
                                   // COMO Interrupt Request
318
            [7:0] COM1_DO;
319 wire
                                   // COM1 Output Data Bus
320 wire
            COM1_RTS, COM1_CTS;
                                   // COM1 Modem Control Signals
321 wire
           COM1_IRQ;
                                   // COM1 Interrupt Request
322
324 //
325 //
       Implementation
326 //
327
328 always @(posedge Clk)
329 begin
330 Rst <= #1 ~nRst;
331 end
332
333 always @(negedge Clk)
334 begin
335
        if(Rst)
336
           Ext_Wait <= #1 1;</pre>
337
        else
338
           Ext_Wait <= #1 ~RdyIn;</pre>
339 end
340
341 // Process nSO
342
343 fedet
           FE1 (
344
               .rst(Rst),
345
                .clk(Clk),
346
               .din(nSO),
347
                .pls(Set_SO)
           );
348
349
350 always @(posedge Clk)
351 begin
352
        if(Rst | Clr_SO)
353
           SO <= #1 Set_SO;
354
        else if(Set_SO)
355
           SO <= #1 1;
356 end
357
358 //
359 //
        Process External NMI and maskable IRQ Interrupts
360 //
361
362 always @(posedge Clk)
363 begin
364
       NMI <= #1 ~nNMI;
365
        IRQ <= #1 ~nIRQ;</pre>
366 end
367
368 // Instantiate M65C02 Vectored Interrupt Handler
369
370 M65C02_IntHndlrV2 IntHndlr (
371
                            .Rst(Rst),
                                                   // System Reset
372
                                                   // System Clock
                            .Clk(Clk),
373
374
                            .Rdy(Rdy),
375
                            .ABRT(ABRT),
376
                                                   // MMU Trap (Not Implemented)
377
                            .INV(INV),
                                                   // INValid instruction Trap
                                                   // NMI input
378
                           .NMI(NMI),
379
                            .IRQ(IRQ),
                                                   // IRQ input
380
                            .RQST({COM0_IRQ, COM1_IRQ, SPI0_IRQ, 5'b0}),
381
                           .BRK(BRK),
                                                  // BRK Instruction
382
                            .COP(COP),
                                                   // COP Instruction
383
                            .IRQ_Msk(IRQ_Msk),
                                                   // Interrupt Mask (PSW.I)
384
385
                            .LE_Int(LE_Int),
                                                   // Latch Int/Vector until VP
                            .VP(VP),
                                                   // Interrupt Service Vector Pull
386
387
                                                   // M65C02 Core Interrupt Signal
388
                            .Int(Int),
389
                            .Vector(Vector)
                                                   // M65C02 Core Interrupt Vector
390
391
392 // Instantiate M65C02 Core
393
394 assign Wait = Int_Wait | Ext_Wait;
395
```

```
396 M65C02_CoreV2
                         .pStkPtr_Rst(pKernel_SP_Rst), \ \ // M65C02A Reset Value for S
397
                                                        // M65C02A Int. Microroutine
// M65C02A Microprogram COE
398
                         .pInt_Hndlr(pInt_Hndlr),
                         .pM65C02_uPgm(pM65C02_uPgm),
399
400
                         .pM65C02_IDec(pM65C02_IDec)
                                                         // M65C02A Inst. Decoder COE
401
                     ) uP (
                                                 // System Reset
// System Clock
402
                         .Rst(Rst),
403
                         .Clk(Clk),
404
405
                         .IRQ_Msk(IRQ_Msk),
                                                 // M65C02A Core Interrupt Mask
                         .xIRQ(IRQ),
                                                 // M65C02A Core Extrn Interrupt Flag
406
                                                 // M65C02A Core Interrupt Request
407
                         .Int(Int),
408
                         .Vector(Vector),
                                                 // M65C02A Core Interrupt Vector
409
                         .LE_Int(LE_Int),
                                                 // M65C02A Core Latch Enable Int/Vec
410
                                                 // M65C02A Core Interrupt Vec. Pull
                         .VP(VP),
411
412
                         .SO(SO),
                                                 // M65C02A Core Set oVerflow Input
                         .Clr_SO(Clr_SO),
                                                 // M65C02A Core Clr SO input
413
414
                         .Done(Done),
415
                                                 // M65C02A Core Instruction Complete
416
                         .SC(),
                                                 // M65C02A Core Single Cycle Flag
417
                         .Mode(Mode),
                                                 // M65C02A Core Instruction Mode
418
                         .RMW(RMW),
                                                 // M65C02A Core Read/Modify/Write
419
420
                         .Wait(Wait),
                                                 // M65C02A Core Microcycle Wait Rgst
421
                                                 // M65C02A Core Microcycle Ready Out
422
                         .Rdy(Rdy),
423
424
                         .IO_Op(IO_Op),
                                                 // M65C02A Core Bus Cycle Type
                         .AO(VA),
425
                                                 // M65C02A Core Address Output Bus
                         .DI(CPU_DI),
426
                                                 // M65C02A Core Data Input Bus
                                                 // M65C02A Core Data Output Bus
427
                         .DO(CPU_DO),
428
429
                         .A(),
                                                 // M65C02A Core Accumulator Register
430
                         .X(),
                                                 // M65C02A Core X Index Register
                                                 // M65C02A Core Y Index Register
431
                         .Y(Y),
432
                                                 // M65C02A Core P Register
                         .P(P),
433
434
                                                 // M65C02A Core Operand Register 1
                         .OP1(),
                                                 // M65C02A Core Operand Register 2
435
                         .OP2(),
436
                         .IR(),
                                                 // M65C02A Core Instruction Register
437
                                                 // M65C02A Core Address Override
                         .IND(),
438
                         .SIZ(),
                                                 // M65C02A Core Size Override
439
440
                         .OAX(),
                                                 // M65C02A Core Op(A) <=> Op(X)
                                                 // M65C92A Core Op(A) <=> Op(Y)
441
                         .OAY()
442
                     );
443
444 // Decode Core Control Signals
445
446 assign WE = IO Op[0];
447 assign RE = IO_{Op}[1];
448
449 assign INV = (Mode == pINV);
450 assign COP = (Mode == pCOP);
451 assign BRK = (Mode == pBRK);
452 assign PFX = (Mode == pPFX);
453 assign PHR = (Mode == pPHR);
454 assign PHW = (Mode == pPHW);
455 assign WAI = (Mode == pWAI);
456
457 // MMU - Maps Virtual Addresses to Physical Addresses using 16 4kB pages
458 //
459 // CE[15] - MON : Boot ROM - 0xF000:FFFF; ( 4 kB - 2 BRAMs)
460 //
        CE[13] - ROM : User ROM - 0xD000:EFFF; ( 8 kB - 4 BRAMs)
461 // CE[ 8] - RAM : User RAM - 0x0000:3FFF; (16 kB - 8 BRAMs)
                                    Total RAM/ROM: (28 kB - 14 BRAMs
462 //
463 //
464 //
        Internal ROM space includes the I/O page. The I/O page is 0xFF00:FFFF;
        The nWP input disable writes in the range 0xF000:FEFF. Writes in the I/O
465 //
        page are not inhibited by the nWP input. The result is that the top 32
466 //
467 //
        location of the ROM BRAMs contains the interrupt/trap vector table.
468 //
469 // The following is the I/O page decode map:
470 //
471 // Sel_VEC
                    - VecTbl
                                : BRAM(MON) - 0xFFE0:FFFF
                                                             (32 Bytes)
                   - COM1 (Hi): LUTS/FFS - 0xFFD8:FFDF (8 Bytes)
- COM0 (Lo): LUTS/FFS - 0xFFD0:FFD7 (8 Bytes)
472 // Sel_COM1
473 // Sel_COM0
474 // Sel_SPI0
                    - SPIO (Hi) : LUTs/FFs - 0xFFC8:FFCF
                                                            ( 8 Bytes)
```

```
Sel_MMU
                     - MMU
                            (Lo): LUTs/FFs - 0xFFC0:FFC7
                                                              ( 8 Bytes)
                                 : LUTs/FFs - 0xFF80:FFBF
476 // Sel_MAP
                     - MAP
                                                              (64 Bytes)
477 //
478
479 //
        Implement I/O Decode for Internal Functions
481 assign Kernel = P[5];
                                  // IO Page only mapped to Kernel mode 0xFF00:FFFF
482 assign IO_Page = Kernel & (&VA[15:7]);
                                                                       // 0xFF80:FFFF
483
484 always @(*)
485 begin
        case({IO_Page, VA[6:3]})
486
487
            5'b10000 : IO_Sel <= 6'b1_0000_0;
                                                      // MAP :
                                                                  0xFF80:FFBF
488
            5'b10001 : IO_Sel <= 6'b1_0000_0;
                                                      // MAP
489
            5'b10010 : IO_Sel <= 6'b1_0000_0;
                                                      // MAP
            5'b10011 : IO_Sel <= 6'b1_0000_0;
                                                      // MAP
490
491
            5'b10100 : IO_Sel <= 6'b1_0000_0;
                                                      // MAP
            5'b10101 : IO_Sel <= 6'b1_0000_0;
492
                                                      // MAP
            5'b10110 : IO_Sel <= 6'b1_0000_0;
                                                      // MAP
493
494
            5'b10111 : IO_Sel <= 6'b1_0000_0;
                                                      // MAP
495
            5'b11000 : IO_Sel <= 6'b0_1000_0;
                                                      // MMU
                                                                  0xFFC0:FFC7
496
            5'b11001 : IO_Sel <= 6'b0_0100_0;
                                                     // SPI0 :
                                                                  0xFFC8:FFCF
            5'b11010 : IO_Sel <= 6'b0_0010_0;
497
                                                      // COM0 :
                                                                  0xFFD0:FFD7
                                                      // COM1 :
498
            5'b11011 : IO_Sel <= 6'b0_0001_0;
                                                                  0xFFD8:FFDF
                                                      // VEC :
499
            5'b11100 : IO_Sel <= 6'b0_0000_1;
                                                                  0xFFE0:FFFF
            5'b11101 : IO_Sel <= 6'b0_0000_1;
500
                                                      // VEC
            5'b11110 : IO_Sel <= 6'b0_0000_1;
                                                      // VEC
501
            5'b11111 : IO_Sel <= 6'b0_0000_1;
                                                      // VEC
502
503
            default : IO_Sel <= 6'b0_0000_0;</pre>
504
        endcase
505 end
506
507 assign {Sel_MAP, Sel_MMU, Sel_SPIO, Sel_COMO, Sel_COM1, Sel_VEC} = IO_Sel;
508
509 // Instantiate Memory Management Module
510
511 M65C02_MMU MAP (
512
                     .Rst(Rst),
513
                     .Clk(Clk),
514
515
                     .Rdy(Rdy),
516
517
                     .Mode(Kernel),
518
                     .Sync(Done),
519
                     .IO_Op(IO_Op),
520
521
                     .VA(VA),
522
523
                     .Sel_MAP(Sel_MAP),
524
                     .Sel_MMU(Sel_MMU),
                     .WE(WE),
525
526
                     .RE(RE).
527
                     .Sel(Y[4:0]),
528
                     .MMU_DI(CPU_DO),
529
                     .MMU_DO(MMU_DO),
530
531
                     .PA(PA),
532
                     .CE(CE),
533
                     .Int_WS(Int_WS),
534
535
                     .ABRT(ABRT)
536
                );
537
538 assign CPU_DI = ((Sel_MAP | Sel_MMU) ? MMU_DO : 0);
539
540 //
        Implement Internal Wait State Generator
            Applies to off-chip memory cycles. MMU WS field provides a minimum delay
541 //
            to allow external logic to decode the address and determine if addi-
542 //
543 //
            tional wait states are required.
544
545 always @(negedge Clk)
546 begin
547
        if(Rst)
548
            WSGen <= #1 0;
549
        else if(~|WSGen)
550
            WSGen <= #1 ((Int_WS) ? pWS_Delay : (WSGen - 1));</pre>
551 end
552
553 assign Int_Wait = Int_WS & | WSGen;
```

```
555 // Generate Selects for Internal BRAMs
556
557 assign Sel_MON = CE[15] & ~IO_Page | Sel_VEC;
558 assign Sel_ROM = CE[13];
559 assign Sel_RAM = CE[ 8];
560
561 // MON - 0xF000-FF7F (Monitor), 0xFFE0-FFFF (Vector Table) ( 4 kB)
562
563 BRAM_SP_mn #(
                    .pBRAM_AddrWidth(pMON_AddrWidth),
564
565
                    .pBRAM_SP_mn_Init(pMON_File)
566
                ) MON (
567
                    .Clk(~Clk),
568
                    .WP(1'b0),
569
570
                    .CE(Sel_MON),
571
572
                    .WE(WE),
                    .PA(PA[(pMON_AddrWidth - 1):0]),
573
574
                    .DI(CPU_DO),
575
                    .DO(MON_DO)
576
                );
577
578 assign CPU_DI = ((Sel_MON) ? MON_DO : 0);
579
580 // ROM - 0xD000-EFFF ( 8 kB)
581
582 BRAM_SP_mn #(
                    .pBRAM_AddrWidth(pROM_AddrWidth),
583
584
                    .pBRAM_SP_mn_Init(pROM_File)
585
                ) ROM (
586
                    .Clk(~Clk),
587
                    .WP(1'b0),
588
589
                    .CE(Sel_ROM),
590
591
                    .WE(WE),
592
                    .PA(PA[(pROM_AddrWidth - 1):0]),
593
                    .DI(CPU_DO),
594
                    .DO(ROM_DO)
595
596
597 assign CPU_DI = ((Sel_ROM) ? ROM_DO : 0);
598
599 // RAM - 0x0000-3FFF (16 kB)
600
601 BRAM_SP_mn #(
602
                    .pBRAM_AddrWidth(pRAM_AddrWidth),
                    .pBRAM_SP_mn_Init(pRAM_File)
603
604
                ) RAM (
                    .Clk(~Clk),
605
606
                    .WP(1'b0),
607
608
                    .CE(Sel_RAM),
609
                    .WE(WE),
610
611
                    .PA(PA[(pRAM_AddrWidth - 1):0]),
612
                    .DI(CPU_DO),
613
                    .DO(RAM_DO)
614
                );
615
616 assign CPU_DI = ((Sel_RAM) ? RAM_DO : 0);
617
619 //
620 //
       Internal I/O devices: 1 SPI Master (Buffered), 2 UARTs (Buffered)
621 //
622
623 // Core 0 - SPI Master Peripheral
624
625 M65C02_SPIxIF
626
                        .pDefault_CR(pSPI_CR),
627
                        .pSPI_FIFO_Depth(pSPI_FIFO_Depth),
628
                        .pSPI_FIFO_Init(pSPI_FIFO_Init)
                    ) SPIO (
629
630
                        .Rst(Rst),
631
                        .Clk(Clk),
632
```

```
.IRQ(SPIO_IRQ),
634
635
                          .Sel(Sel_SPI0),
636
                          .RE(RE),
637
                          .WE(WE),
638
                          .Reg(PA[1:0]),
                          .DI(CPU_DO),
639
640
                          .DO(SPIO_DO),
641
642
                          .SSel(SSel),
643
                          .SCK(SCK),
                          .MOSI(MOSI),
644
645
                          .MISO(MISO)
646
647
648 assign CPU_DI = ((Sel_SPI0) ? SPI0_DO : 0);
649
650 assign nSSel = ~SSel;
651
652 // Core 0 - UART Peripheral
653
654 UART
             #(
655
                  .pFrequency(pFrequency),
656
                  .pDefault_LCR(pUART_LCR),
657
                 .pDefault_IER(pUART_IER),
658
                 .pBaudrate(pUART_BRG),
                 .pRTOChrDlyCnt(pUART_RTO),
659
                 .pTF_Depth(pUART_TF_Depth),
660
661
                 .pRF_Depth(pUART_RF_Depth),
662
                 .pTF_Init(pUART_TF_Init),
                 .pRF_Init(pUART_RF_Init)
663
664
             ) COM0 (
665
                 .Rst(Rst),
666
                 .Clk(Clk),
667
668
                 .IRQ(COM0_IRQ),
669
670
                 .Sel(Sel_COM0),
671
                 .Reg(PA[1:0]),
672
                 .RE(RE),
673
                 .WE(RE),
674
                 .DI(CPU_DO),
675
                 .DO(COMO_DO),
676
677
                 .TxD(COM0_TxD),
678
                 .RxD(COM0_RxD),
679
                 .xRTS(COM0_RTS),
680
                 .xCTS(COM0_CTS),
681
                 .xDE(COM0_DE),
682
683
                 .Mode(),
684
685
                 .TxIdle(),
                 .RxIdle()
686
687
             );
688
689 assign CPU_DI
                    = ((Sel_COM0) ? COM0_DO : 0);
690
691 assign COMO_nRTS = ~COMO_RTS;
692 assign COMO_CTS = ~COMO_nCTS;
693
694 // Core 1 - UART Peripheral
695
696 UART
             #(
697
                 .pFrequency(pFrequency),
                 .pDefault_LCR(pUART_LCR),
698
699
                 .pDefault_IER(pUART_IER),
                 .pBaudrate(pUART_BRG),
700
701
                 .pRTOChrDlyCnt(pUART_RTO)
702
                 .pTF_Depth(pUART_TF_Depth),
703
                 .pRF_Depth(pUART_RF_Depth),
704
                 .pTF_Init(pUART_TF_Init),
705
                 .pRF_Init(pUART_RF_Init)
706
             ) COM1 (
707
                 .Rst(Rst),
708
                 .Clk(Clk),
709
710
                 .IRQ(COM1_IRQ),
711
```

```
712
               .Sel(Sel_COM1),
713
               .Reg(PA[1:0]),
               .RE(RE),
714
715
               .WE(WE),
716
               .DI(CPU_DO),
               .DO(COM1_DO),
717
718
               .TxD(COM1_TxD),
719
720
               .RxD(COM1_RxD),
721
               .xRTS(COM1_RTS),
722
               .xCTS(COM1_CTS),
723
               .xDE(COM1_DE),
724
725
               .Mode(),
726
727
                .TxIdle(),
728
               .RxIdle()
729
           );
730
731 assign CPU_DI = ((Sel_COM1) ? COM1_DO : 0);
732
733 assign COM1_nRTS = ~COM1_RTS;
734 assign COM1_CTS = ~COM1_nCTS;
735
737 //
738 // Define External Connections
739 //
740
741 assign Sync = Done;
742 assign nML = ~RMW | Done;
743 assign nVP = ~VP;
744
745 assign nCE = \sim{CE[11], CE[15], CE[13], CE[8]}; 746 assign nWR = \simWE;
747 assign nRD = ~RE;
748 assign XA
               = PA[19:16];
749 assign AB
              = PA[15: 0];
750 assign DB
              = ((WE) ? CPU_DO : CPU_DI);
751
752 endmodule
```

```
3 //
      Interrupt Handler module for M65C02A soft-core microcomputer project.
 4 //
5
      Copyright (C) 2013-2014 Michael A. Morris
 6 //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 //
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
27 //
      Further, no use of this source code is permitted in any form or means
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 // Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                     M. A. Morris & Associates
41 // Engineer:
                     Michael A. Morris
42 //
43 // Create Date:
                     12:06:18 08/18/2013
44 // Design Name:
                     WDC W65C02 Microprocessor Re-Implementation
45 // Module Name:
                     M65C02_IntHndlr.v
46 // Project Name:
                     C:\XProjects\ISE10.1i\M65C02A
47 // Target Devices: SRAM-based FPGAs: XC3S50A-xVQ100I, XC3S200A-xVQ100I
48 // Tool versions:
                     Xilinx ISE 10.1i SP3
49 //
50 // Description:
51 //
52 // This module implements a simple interrupt handler for the M65C02 soft-core
      microprocessor. It accepts external active low inputs for Non-Maskable
54 //
      Interrupt request (nNMI) and maskable Interrupt ReQuest (nIRQ). It synchro-
55 // nizes both inputs to the internal system clock (Clk), and generates internal
56 //
      signals NMI and IRQ. NMI is falling edge sensitive, and IRQ is active low
57 // level sensitive. The module also accepts the core's mode output (Mode) and
58 //
      generates an internal BReak software trap request (BRK).
59 //
      The non-maskable interrupt request, nNMI, has priority, followed by BRK, and
60 //
61 //
      finally nIRQ. The core, from the I bit in the processor register, provides a
62 //
      mask that prevents the generation of the internal IRQ signal.
63 //
64 //
      Vectors for each of the four interrupt/trap sources are set using para-
      meters. The current implementation aims to maintain compatibility with the
65 //
66 //
      WDC W65C02S processor, so IRQ and BRK share the same vector. A quick edit
      of the parameters allows an independent vector location to be added for BRK.
67 //
68 //
      Similarly, the vectors for any of the interrupt/trap sources can be moved
69 //
      to any location in the memory space, if W65C02S compatibility is not desired
      or required.
70 //
71 //
72 // Dependencies:
                     redet.v
73 //
74 // Revision:
75 //
76 //
      0.01
              13H18
                     MAM
                             File Created
77 //
78 //
      1.00
              13L22
                     MAM
                             Modified for the M65C02Duo CPU.
79 //
```

```
2.00
               14G06
                      MAM
                              Modified to support the M65C02A Mon/IO page concept.
81 //
                              Added support for additional maskable interrupt re-
82 //
                              quests. RQST[7] is the highest priority interrupt of
83 //
                              for the new maskable interrupts. Also added support
84 //
                              for the COP, INV, and SYS (XCE) traps, and an MMU
85 //
                              cycle ABoRT trap (highest priority interrupt/trap
86 //
                              after RST).
87
88 // Additional Comments:
89
   //
91
92
   module M65C02_IntHndlrV2 #(
                                         // Pri
 93
       parameter pVec_IRQ = 16'hFFFE,
                                         // 11
94
                           = 16'hFFFE.
                                         //
       parameter pVec_BRK
                                              2
                                         // 15 - Highest Priority
95
       parameter pVec_RST
                          = 16'hFFFC,
96
       parameter pVec_NMI
                           = 16'hFFFA,
                                         // 13
 97
       parameter pVec_ABRT = 16'hFFF8,
                                         //
                                             14 - Second Highest Priority
98
       parameter pVec_RSVD1 = 16'hFFF6,
                                         //
                                             0 - Reserved for BRK
99
       parameter pVec_COP
                          = 16'hFFF4,
                                         //
                                             1 - Lowest Practical Interrupt/Trap
100
       parameter pVec_RSVD0 = 16'hFFF2,
                                             0
                                         //
       parameter pVec_INV = 16'hFFF0,
101
                                         //
                                             12
       parameter pVec_RQST7 = 16'hFFEE,
102
                                             10
                                         //
103
       parameter pVec_RQST6 = 16'hFFEC,
                                         //
                                              9
104
       parameter pVec_RQST5 = 16'hFFEA,
                                          //
                                             8
105
       parameter pVec_RQST4 = 16'hFFE8,
                                         //
       parameter pVec_RQST3 = 16'hFFE6,
106
                                         11
                                             6
       parameter pVec_RQST2 = 16'hFFE4,
107
                                         //
                                              5
108
       parameter pVec_RQST1 = 16'hFFE2,
                                              4
109
       parameter pVec_RQST0 = 16'hFFE0
                                         //
                                              3
110 )(
               Rst,
111
       input
                                 // Highest Priority Interrupt Source
112
       input
               Clk,
113
114
       input
               Rdy,
                                  // Microcycle Ready Input
115
       input
                                  // ABoRT MMU trap
116
               ABRT,
117
       input
               NMI,
                                  // Non-Maskable Interrupt Request (6502 NMI)
       input
118
               INV.
                                  // Invalid Instruction Trap
                                  // Maskable Interrupt Request (6502 IRQ)
119
       input
               IRQ,
120
       input
               [7:0] ROST,
                                 // Maskable Interrupt Requests (RQST[7] highest)
121
       input
               BRK,
                                  // BReaK instruction trap
       input
                                  // COProcessor instruction trap
122
               COP,
123
124
       input
               IRQ_Msk,
                                  // Interrupt Request Mask
125
       input
               LE_Int,
                                 // Latch/hold Int/Vector until RE of VP
       input
126
                                  // Vector Pull - asserted during Vector read
               VP.
127
128
       output reg Int,
                                  // Interrupt request
                                 // Vector address for interrupt/trap source
129
       output reg [15:0] Vector
130 );
131
133 //
134 //
       Local Declarations
135
   //
136
137 wire
           RE_NMI;
                                  // Rising Edge NMI (multi-stage synchronizer)
138 reg
           rNMI;
                                  // Registered/latched NMI (held until serviced)
139
140 wire
           iIRQ;
                                  // Masked internal IRQ
141 wire
           [7:0] iRQST;
                                  // Masked internal RQST
142
           rVP;
143 reg
                                  // registered/delayed VP
144 wire
           RE_VP;
                                  // Rising Edge of Vector Pull, deassert Hold
145 reg
           Hold;
                                  // When asserted, Hold Int/Vector
146
148
   //
149 //
       Implementation
150 //
151
152 //
       Perform rising edge detection on the external non-maskable interrupt input
153
154 redet
           RE1 (
155
               .rst(Rst),
156
               .clk(Clk),
157
               .din(NMI),
158
               .pls(RE NMI)
```

```
160
161 // Detect the falling edge of VP to re-enable Int/Vector
162
163 always @(posedge Clk or posedge Rst)
164 begin
165
         if(Rst)
166
              rVP <= 0;
167
          else if(Rdy)
              rVP <= #1 VP;
168
169 end
170
171 assign RE_VP = ~rVP & VP;
172
173 // Capture and hold the rising edge pulse for NMI in NMI FF until serviced by
174 //
              the processor.
175
176 assign CE_rNMI = Rdy & RE_VP;
177
178 always @(posedge Clk or posedge RE_NMI)
179 begin
180
          if(RE_NMI)
181
              rNMI <= 1'b1;
182
          else if(Rst)
183
              rNMI <= #1 0;
184
          else if(CE_rNMI)
185
              rNMI <= #1 RE NMI;
186 end
187
188 // Generate Int/Vector hold (lock) signal
189
190 assign CE_Hold = Rdy & (LE_Int | RE_VP);
191
192 always @(posedge Clk or posedge Rst)
193 begin
194
         if(Rst)
195
              Hold <= 1;
196
          else if(CE_Hold)
197
              Hold <= #1 LE_Int;</pre>
198 end
199
200 // Resolve Highest Priority Interrupt/Trap and select vector
201
202 assign iIRQ = ~IRQ_Msk & IRQ;
203 assign iRQST = ~IRQ_Msk & RQST;
205 always @(negedge Clk)
206 begin
207
               {Int, Vector} <= #1 {1'b0, pVec_RST};</pre>
208
          else if(~Hold)
209
              {\tt casex}(\{{\tt ABRT, rNMI, INV, iIRQ, iRQST, BRK, COP}\})
210
                   14'blxx_x_xxxxxxxxxxx : {Int, Vector} <= #1 {1'bl, pVec_ABRT 14'b01x_xxxxxxxxxxxx : {Int, Vector} <= #1 {1'bl, pVec_NMI
211
212
                   14'b001_x_xxxxxxxxxxxxx : {Int, Vector} <= #1 {1'b1, pVec_INV 14'b000_1_xxxxxxxxxxx : {Int, Vector} <= #1 {1'b1, pVec_IRQ
213
214
215
                   14'b000_0_1xxxxxxx_xx :
                                                 {Int, Vector} <= #1 {1'b1, pVec_RQST7};
                                                 {Int, Vector} <= #1 {1'b1, pVec_RQST6};
{Int, Vector} <= #1 {1'b1, pVec_RQST5};
216
                   14'b000_0_01xxxxxx_xx :
                   14'b000_0_001xxxxx_xx :
217
                                                 {Int, Vector} <= #1 {1'b1, pVec_RQST4};
{Int, Vector} <= #1 {1'b1, pVec_RQST3};
                   14'b000_0_0001xxxx_xx :
218
219
                   14'b000_0_00001xxx_xx :
                                                 {Int, Vector} <= #1 {1'b1, pVec_RQST2};
220
                   14'b000_0_000001xx_xx :
                                                 {Int, Vector} <= #1 {1'b1, pVec_RQST1};
{Int, Vector} <= #1 {1'b1, pVec_RQST0};
                   14'b000_0_0000001x_xx :
221
222
                   14'b000_0_00000001_xx :
                                                {Int, Vector} <= #1 {1'b1, pVec_BRK
223
                   14'b000_0_000000000_1x :
                   14'b000_0_00000000_01 : {Int, Vector} <= #1 {1'b1, pVec_COP default : {Int, Vector} <= #1 {1'b0, pVec_RST };
224
225
              endcase
226
227 end
228
229 endmodule
```

```
2 //
 3 //
      M65C02A soft-core module for M65C02A soft-core microcomputer project.
 4 //
      Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
5
 6
  //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
27 //
      Further, no use of this source code is permitted in any form or means
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 100ps
38
40 // Company:
                     M. A. Morris & Associates
41 // Engineer:
                      Michael A. Morris
42 //
43 // Create Date:
                      07:12:56 09/17/2013
44 // Design Name:
                     WDC W65C02 Microprocessor Re-Implementation
45 // Module Name:
                      M65C02_CoreV2.v
46 // Project Name:
                      C:\XProjects\ISE10.1i\M65C02
47 // Target Devices:
                     Generic SRAM-based FPGA
48 // Tool versions:
                     Xilinx ISE10.1i SP3
49 //
50 // Description:
                      (See additional comments section below)
51 //
52 // Dependencies:
                     M65C02 MPCv5.v
53 //
                         M65C02_uPgm_V4.coe (M65C02_uPgm_V4.txt)
54 //
                         M65C02_IDecode_ROM.coe (M65C02_IDecode_ROM.txt)
55 //
                      M65C02 AddrGenV2.v
56 //
                         M65C02_StkPtr.v
57 //
                      M65C02_ALU_v2.v
58 //
                         M65C02_LST.v
59 //
                         M65C02_LU.v
                         M65C02_SU.v
60 //
61 //
                         M65C02_Add.v
62 //
                         M65C02_WrSel.v
63 //
                         M65C02_PSWv2.v
64 //
65 // Revision:
66 //
67 //
      1.00
              13I17
                             Forked from M65C02_Core.v. Changed the MPC from
                     MAM
                             {\tt M65C02\_MPCv4.v} to {\tt M65C02\_MPCv5.v}. The v5 MPC does
68 //
69 //
                             not contain the microcycle length controller. That
70 //
                             function will either be implemented as a separate
71 //
                             module in the core, or it will not be used. If not
72 //
                             used, then the core will resemble the original core,
73 //
                             M65C02_Base.v, and will require the memory interface
74 //
                             to insert any wait states needed to access external
75 //
                             memory.
76 //
77 //
      1.00
              14F28
                     MAM
                             Updated comments to reflect changes made during the
78 //
                             integration and testing of the module: (1) updated
79 //
                             the component list; (2) removed unused unregistered
```

```
input ID and adjusted the instruction decode mecha-
                                to use DI instead; (3) adjusted the NA_Op field to
81 //
82 //
                                reflect optimizations made to the Address Generator
83 //
                                module; (4) used freed NA_Op microprogram bits to
84 //
                                provide an additional control field used to prepare
                                the module to support full microprogram control of
85 //
                                the core to support virtual machines, new instruc-
86 //
87 //
                                tions, etc.; (5) separated OP1 from DI and made a
88 //
                                separate register (as in previous versions of the
 89
   //
                                core) and adjusted connections to ALU; (6) added
90 //
                                explicit control of address mod 256 operations using
                                the new (overloaded) microprogram control field;
91 //
92
   //
                                (7) Changed the IntSvc FF to perform the Vector Pull
 93 //
                                function using the microprogram ISR control and one
94 //
                                of the bits in the new microprogram control field;
95 //
                                (8) adjusted default reset value of the stack poin-
96 //
                                ter to 2 to support modification to reset behavior
 97 //
                                of the core which now pushes the PC and PSW to the
98 //
                                stack on reset; and (9) adjusted the connections of
99 //
                                the Tmp and M operand ports on the ALU module.
100
   //
101 //
        2.00
                14H09
                       MAM
                                Added multiplexer, controlled by Sel_BA (uP_Cntl==1)
102 //
                                to support PHW (PEI/PEA/PHW) and PHR (PER) instruc-
103 //
                                tions. Modifications allow {OP2, OP1} to be pushed
104 //
                                onto the stack using PCH and PCL as the selects.
105 //
                                Added an additional qualifier to the CE_IR signal so
106 //
        2.10
                14H16
                       MAM
107 //
                                that the IR is not loaded unless the Sel_BA is also
108 //
                                asserted.
109 //
110 // Additional Comments:
111 //
113
114 module M65C02_CoreV2 #(
                              = 9,
115
        parameter pAddrWidth
                                       // MPC Address Width
                              = 0,
        parameter pMPC_Stk
                                        // MPC Stack Select: 0 - 1 Lvl; 1 - 4 Lvl
116
117
        parameter pRst_Addrs
                              = 0,
                                       // MPC Reset Address
118
119
        parameter pInt_Hndlr = 0,
                                       // _Int microroutine address, Reset default
120
        parameter pM65C02_uPgm = "Pgms/M65C02_uPgm_V4.coe",
121
        parameter pM65C02_IDec = "Pgms/M65C02_IDecode_ROM.coe",
122
123
        parameter pStkPtr_Rst = 2
                                       // Stk Ptr Value after Reset
124 )(
125
        input
                Rst.
                                // System Reset Input
        input
126
                                // System Clock Input
               Clk,
127
128
        // Processor Core Interrupt Interface
129
        output IRQ_Msk,
130
                                // Interrupt mask from P to Interrupt Handler
        output LE_Int,
131
                                // Interrupt Latch Enable - Hold Int until serviced
132
133
        input
                Tnt.
                                // Interrupt input from Interrupt Handler
134
        input
                xIRO.
                                // External Maskable Interrupt Request Input
                [15:0] Vector, // ISR Vector from Interrupt Handler
135
        input
136
137
                                // Interrupt Vector Pull Indicator
        output reg VP,
138
139
        input
                SO.
                                // Set oVerflow Flag in PSW
140
        output Clr_SO,
                                // Clr SO Command - Acknowledge
141
        // Processor Core Status Interface
142
143
144
                                // Instruction Complete/Fetch Strobe
        output Done,
145
        output
                SC,
                                // Single Cycle Instruction
               [2:0] Mode,
                                // Mode - Instruction Type/Mode
146
        output
                                // Read-Modify-Write Operation
147
        output RMW,
148
149
        // Processor Core Memory Controller Interface
150
151
        input
               Wait,
                                // Wait Input
152
                                // Internal Ready
        output reg Rdy,
153
154
        // Processor Core Memory Interface
155
156
        output [ 1:0] IO_Op,
                                // Instruction Fetch Strobe
157
        output [15:0] AO,
                                // External Address
158
        input
                [ 7:01 DI,
                                // External Data In (Registered Data Path)
```

```
output [ 7:0] DO,
                              // External Data Out
160
161
               [ 7:01 A.
                              // Internal Processor Registers
       output
162
       output
               [ 7:0] X,
163
       output
               [ 7:0] Y,
164
       output
               [ 7:0] P,
165
       output reg [ 7:0] OP1, // Internal Temporary/Operand Registers
166
167
       output reg [ 7:0] OP2,
168
       output reg [ 7:0] IR,
                              // Instruction Register
169
170
       output reg IND,
                              // Indirect Addressing Mode Override
171
                              // Size Override
       output
               reg SIZ,
172
       output reg OAX,
                              // Override Op(A
                                                S) with Op(X)
173
       output reg OAY
                              // Override Op(A \mid S) with Op(Y)
174);
175
177 //
178 // Local Parameter Declarations
179 //
180
181 localparam pROM_AddrWidth = 8'd9;
182
   localparam
               pROM_Width
                             = 8'd36;
183 localparam
               pROM_Depth
                             = (2**pROM_AddrWidth);
184
185 localparam pDEC_AddrWidth = 8'd8;
                             = 8'd36;
186 localparam pDEC_Width
187 localparam
               pDEC_Depth
                             = (2**pDEC_AddrWidth);
189 localparam pBA_Fill = (pROM_AddrWidth - pDEC_AddrWidth);
190
                                  // MPC Via[1:0] code for BRV1 instruction
191 localparam pBRV1
                        = 2'b01;
192 localparam pBRV2
                       = 2'b10;
                                  // MPC Via[1:0] code for BRV2 instruction
193 localparam pBRV3
                       = 2'b11;
                                  // MPC Via[1:0] code for BRV3 instruction
                       = 4'b0011; // MPC I[3:0] code for BMW instruction
194 localparam pBMW
195
196 localparam pIO_WR
                       = 2'b01;
                                  // Memory Write
197 localparam pIO_RD
                       = 2'b10;
                                  // Memory Read
                       = 2'b11;
198 localparam
               pIO_IF
                                  // Instruction Fetch
199
200 localparam pDO_ALU
                       = 2'b00;
                                  // DO <= ALU_Out
201 localparam pDO_MDH = 2'b01;
                                  // DO <= ((PHW) ? OP2:((PHR) ? Hi(MAR):Hi(PC)))
202 localparam pDO_MDL
                       = 2'b10;
                                  // DO <= ((PHW) ? OP1:((PHR) ? Lo(MAR):Lo(PC)))
203 localparam
               pDO_PSW
                       = 2'b11;
                                  // DO <= P (also available on ALU_Out)</pre>
204 //
205 localparam
               pDI\_Mem = 2'b00;
                                  // ALU M <= DI
206
   localparam
               pDI_OP2
                       = 2'b01;
                                  // OP2
                                          <= DI
207 localparam
              pDI_OP1
                       = 2'b10;
                                  // OP1
                                           <= DI
                       = 2'b11;
208 localparam
              pDI_IR
                                  // IR
                                           <= DI
209
                                  // NOP opcode
210 localparam pNOP
                        = 8'hEA;
211
212 localparam pIntMsk = 2;
                                  // Bit number of Interrupt mask bit in P
213
214 localparam pMd_WAI = 7;
                                  // Fixed Microcode Mode Field Decode
215 localparam pMd_PHW = 6;
               pMd_PHR
216 localparam
                       = 5;
217 localparam
               pMd_PFX
                       = 4;
               pMd_BRK = 3;
218 localparam
219 localparam
               pMd_COP
                       = 2;
220 localparam pMd_INV
                       = 1;
221 localparam pMd_VAL = 0;
222
224 //
225 // Local Signal Declarations
226 //
227
228 wire
                                          // Instruction Mode Decode for WAI
229 wire
           PHW;
                                          // Instruction Mode Decode for PHW
230 wire
           PHR;
                                          // Instruction Mode Decode for PHR
231 wire
                                          // Instruction Mode Decode for PFX
           PFX;
232 wire
           BRK;
                                          // Instruction Mode Decode for BRK
233 wire
                                          // Instruction Mode Decode for COP
           COP;
                                          \ensuremath{//} Instruction Mode Decode for INV
234 wire
           TMV:
235 wire
                                          // Instruction Mode Decode for VAL
           VAL;
236
237 wire
           BRV1;
                                          // MPC BRV1 Instruction Decode
```

```
BRV3;
                                           // MPC BRV3 Instruction Decode
239
240 reg
           [(pROM_Width - 1):0] uP_ROM [(pROM_Depth - 1):0]; // Microprogram ROM
241
242 wire
            [3:0] I;
                                           // MPC Instruction Input
                                           // MPC Test Inputs
243 wire
           [3:0] T;
244 wire
            [2:0] MW;
                                           // MPC Multi-way Branch Select
245 reg
            [(pROM_AddrWidth - 1):0] BA;
                                           // MPC Branch Address Input
246 wire
            [(pROM_AddrWidth - 1):0] MA;
                                          // MPC uP ROM Address Output
247 wire
            [1:0] Via;
                                           // MPC Via Mux Control Output
248
           [(pROM_Width - 1) :0] uPL; // MPC uP ROM Pipeline Reg: [(pROM_AddrWidth - 1):0] uP_BA; // uP Branch Address Field
249 reg
                                         // MPC uP ROM Pipeline Register
250 wire
251
252 wire
           [ 1:0] uPCntl;
                                           // Microprogram Control Field
           [10:0] NA_Op;
253 wire
                                           // Memory Address Register Control Fld
254 wire
           [ 3:0] DI_Op;
                                          // Memory Data Input Control Field
255 wire
           [ 3:0] DO_Op;
                                          // Memory Data Output Control Field
           [ 2:0] Reg_WE;
                                          // Register Write Enable Control Field
256 wire
257
258 wire
                                           // ALU Enable Control Field
259
260 wire
           CE_IR, CE_OP1, CE_OP2;
                                          // Clock Enables: IR, OP1
261
262 // Instruction Decoder ROM
263
            [(pDEC_Width - 1):0] ID_ROM [(pDEC_Depth - 1):0]; // Inst. Decode ROM
264 reg
265
266 // Instruction Decoder Pipeline Register (Asynchronous Distributed ROM)
267
268 rea
            [(pDEC_Width - 1):0] IDEC; // Instruction Decode ROM Pipeline Reg.
                                       // Instruction Decode Address
269 wire
            [7:0] IDEC_A;
270
271 // Instruction Decoder (Fixed) Output
272
                                      // M65C02 ALU Functional Unit Select Field
273 wire
            [5:0] FU_Sel;
274 wire
            [1:0] Op;
                                      // M65C02 ALU Operation Select Field
                                      // M65C02 ALU Q Operand Select Field
275 wire
            [1:0] QSel;
276 wire
                                      // M65C02 ALU R Operand Select Field
            [1:0] RSel;
                                      // M65C02 ALU Adder Carry In Select Field
277 wire
            [1:0] CSel;
278 wire
            [2:0] WSel;
                                      // M65C02 ALU Register Write Select Field
279 wire
            [2:0] OSel;
                                      // M65C02 ALU Output Select Field
                                      // M65C02 ALU Condition Code Control Field
           [3:0] CCSel;
280 wire
           [7:0] Opcode;
                                      // M65C02 Rockwell Instruction Mask Field
281 wire
282
           [15:0] MAR;
                                     // M65C02 Memory Address Register (MAR)
283 wire
284 wire
                                      // M65C02 Program Counter (PC)
           [15:0] PC;
                                      // M65C02 Stack Pointer (S)
285 wire
           [ 7:0] S;
286
           [7:0] DO_ALU;
287 wire
                                      // M65C02 ALU Data Output Bus
                                      // M65C02 ALU Output Valid Signal
288 wire
           Valid;
                                      // ALU Condition Code Output
289 wire
           CC;
290
291 wire
           Sels;
                                       // Stack Pointer Select
292
                                      // Multiplexer Data: {OP2,OP1}, MAR, PC
293 wire
           [15:0] MuxDat;
294 wor
           [ 7:0] OutMux;
                                       // Data Output Multiplexer
295
297 //
298 // Start Implementation
301
302 // Define Instruction Cycle Status Signals
303
304 assign Done = (|Via);
                                      // Instruction Complete (1)
305 assign SC = (\&Via);
                                      // Single Cycle Instruction (1) - BRV3
306
307 // Generate Rdy Signal: used as a clock enable for internal components
308
309 always @(*)
310 begin
311
       case({Done, (FU_Sel[5] & |Reg_WE), Valid, ~Wait})
           4'b0000 : Rdy <= 0;
312
313
           4'b0001 : Rdy <= 1;
                                  // Non-ALU external cycle ready
           4'b0010 : Rdy <= 0;
314
315
           4'b0011 : Rdy <= 1;
                                 // Non-ALU external cycle ready
           4'b0100 : Rdy <= 0;
316
```

```
4'b0101 : Rdy <= 1;
                                    // Operands not ready, external cycle ready
318
            4'b0110 : Rdy <= 0;
            4'b0111 : Rdy <= 1;
                                    // Operands not ready, external cycle ready
319
320
            4'b1000 : Rdy <= 0;
321
            4'b1001 : Rdy <= 1;
                                    // Non-ALU op and external fetch ready
322
            4'b1010 : Rdy <= 0;
323
            4'b1011 : Rdy <= 1;
                                    // Non-ALU op and external fetch ready
324
            4'b1100 : Rdy <= 0;
                                    // ALU op and external fetch not ready
325
            4'b1101 : Rdy <= 0;
                                   // ALU op not ready and external fetch ready
326
            4'b1110 : Rdy <= 0;
                                    // ALU op ready and external fetch not ready
            4'b1111 : Rdy <= 1;
                                    // ALU op and external fetch cycle ready
327
328
        endcase
329 end
330
332 //
333 //
       Microprogram Controller Interface
334 //
335 // Decode MPC Instructions being used for strobes
336
337 assign BRV1 = (Via == pBRV1);
338 assign BRV2 = (Via == pBRV2);
339 assign BRV3 = (Via == pBRV3);
340
341 // Define the Multi-Way Input Signals
342 //
           Implement a 4-way branch when executing WAI, and a 2-way otherwise
343
344 assign MW = ((WAI) ? {uP_BA[2], xIRQ, Int} : {uP_BA[2:1], Int});
345
346
   // Implement the Branch Address Field Multiplexer for Instruction Decode
347
348 always @(*)
349 begin
350
        case(Via)
                    : BA <= \{\{pBA\_Fill\{1'bl\}\}, DI[3:0], DI[7:4]\};
            pBRV1
351
352
                   : BA <= ((Int) ? pInt_Hndlr
353
                                   : {{pBA_Fill{1'b1}}, DI[3:0], DI[7:4]});
354
            default : BA <= uP_BA;</pre>
355
        endcase
356 end
357
358 // Assign Test Input Signals
359
360 assign T = \{IND, SIZ, OAY, OAX\};
361
362 // Instantiate Microprogram Controller/Sequencer - modified F9408A MPC
363
364 M65C02_MPCv5
365
                        .pAddrWidth(pAddrWidth),
366
                        .pMPC_Stk(pMPC_Stk),
367
                        .pRst_Addrs(pRst_Addrs)
                    ) MPCv5 (
368
369
                        .Rst(Rst),
370
                        .Clk(Clk),
371
                                                // MPC Clock Enable
372
                        .Rdy(Rdy),
373
374
                                                // Instruction
                        .I(I),
375
                                                // Test signal input
                        .T(T),
376
                        .MW(MW),
                                                // Multi-way branch inputs
377
                        .BA(BA),
                                                // Branch address input
378
                        .Via(Via),
                                                // BRVx multiplexer control output
379
380
                        .MA(MA)
                                                // Microprogram ROM address output
381
382
383 // Infer Microprogram ROM and initialize with file created by SMRTool
384
385 initial
386
        $readmemb(pM65C02_uPgm, uP_ROM, 0, (pROM_Depth - 1));
387
388 always @(posedge Clk)
389 begin
390
        if(Rdy | Rst)
            uPL <= #1 uP_ROM[MA];
391
392 end
393
394 // Assign uPL fields
395
```

```
= uPL[35:32];
                                      // MPC Instruction Field (4)
397 assign uP_BA = uPL[31:23];
                                      // MPC Branch Address Field (9)
398 assign uPCntl = uPL[22:21];
                                      // Microprogram Control Field (2)
399 assign NA_Op = uPL[20:10];
                                      // Next Address Operation (11)
400 assign IO_Op = uPL[9:8];
                                      // IO Operation Control (2)
401 assign DI_Op = uPL[7:4];
                                      // DI Demultiplexer Control (4)
402 assign DO_Op = uPL[7:4];
                                      // DO Multiplexer Control (4) (same as DI_Op)
403 assign Reg_WE = uPL[3:1];
                                      // Register Write Enable Field (3)
404 assign ISR
                 = uPL[0];
                                      // Set to clear D and set I on interrupts (1)
405
406 // Decode uPCntl Field
407
408 assign Mod256 = uPCntl[1];
                                      // Explicit control to wrap address in page
409 assign Page = uPCntl[0];
                                      // Explicit page select for address wrap ops.
410
411 // Decode DI_Op Control Field
412
413 assign Ld_OP1 = IO_Op[1] & DI_Op[2];
414 assign Ld_OP2 = IO_Op[1] & DI_Op[1];
415
416 assign Sel_BA = (uPCntl == 2'b01);
417
418 // Operand Register Data Input Bus
419
420 wire [7:0] OP_DI = ((Sel_BA) ? uP_BA : DI);
421
422 // Operand Register 1
423
424 assign CE_OP1 = Ld_OP1 & Rdy & ~CE_IR;
426 always @(posedge Clk)
427 begin
428
        if(Rst | BRV2)
            OP1 <= #1 Vector[7:0];
429
430
        else if(CE_OP1)
431
            OP1 <= #1 OP DI;
432 end
433
434 // Operand Register 2
435
436 assign CE_OP2 = Ld_OP2 & Rdy & ~CE_IR;
437 assign SignDI = DI_Op[0];
438
439 always @(posedge Clk)
440 begin
441
        if(Rst | BRV2)
            OP2 <= #1 Vector[15:8];
442
443
         else if(CE_OP2) // OP2: {sign(OP_DI),
                                                   OP DI}
444
            OP2 \leftarrow \#1 ((SignDI) ? \{8\{OP\_DI[7]\}\} : OP\_DI);
445 end
446
447 // Instruction Register
448
449 assign CE_IR = (BRV1 | (BRV3 & ~Int) | (Sel_BA & DI_Op[3])) & Rdy;
450 assign IDEC_A = ((Sel_BA) ? \{uP_BA[3:0], uP_BA[7:4]\} : \{DI[3:0], DI[7:4]\});
451
452 always @(posedge Clk)
453 begin
        if(Rst | BRV2)
454
455
            IR <= #1 pNOP;</pre>
456
         else if(CE_IR) // IR: {uP_BA, DI}
            IR <= #1 ((Sel_BA) ? uP_BA : DI);</pre>
457
458 end
459
460 //
         Implement Prefix Registers
461 //
            IND - Address mode override maps zp => (zp) and abs => (abs)
462 //
            SIZ - Operation Size override remaps operation from 8 to 16 bits
463 //
            OAX - Destination register override remaps instruction dest. regs
464
465 always @(posedge Clk)
466 begin
467
        if(Rst)
468
             {OAY, OAX, SIZ, IND} <= #1 0;
469
        else if(CE_IR) begin
            IND <= #1 ((PFX) ? ~IR[5] & ~IR[4] | IND : 0); // IR == 8'h8B
470
            SIZ <= #1 ((PFX) ? ~IR[5] & IR[4] | SIZ : 0); // IR == 8'h9B

OAX <= #1 ((PFX) ? IR[5] & ~IR[4] : 0); // IR == 8'hAB

OAY <= #1 ((PFX) ? IR[5] & IR[5] : 0); // IR == 8'hBB
471
472
473
474
        end
```

```
476
477 // Infer Instruction Decode ROM and initialize with file created by SMRTool
478 //
             Load IR from DI | uP_BA
479
481
        $readmemb(pM65C02_IDec, ID_ROM, 0, (pDEC_Depth - 1));
482
483 always @(posedge Clk)
484 begin
485
        if(Rst)
            IDEC <= #1 0;
486
487
        else if(CE_IR)
488
           IDEC <= #1 ID_ROM[IDEC_A];</pre>
489 end
490
491 // Decode Fixed Microcode Word
492
493 assign Mode = IDEC[35:33];
                                        // M65C02 Instruction Type/Mode
494 assign RMW
                  = IDEC[32];
                                        // M65C02 Read-Modify-Write Instruction
495 assign
           FU_Sel = IDEC[31:26];
                                        // M65C02 ALU Functional Unit Select Field
496 assign Op = IDEC[25:24];
                                        // M65C02 ALU Operation Select Field
                                        // M65C02 ALU AU Q Bus Mux Select Field
497 assign QSel
                   = IDEC[23:22];
                 = IDEC[21:20];
= IDEC[19:18];
                                        // M65C02 ALU AU/SU R Bus Mux Select Field
498 assign
            RSel
499 assign CSel
                                        // M65C02 ALU AU/SU Carry Mux Select Field
            WSel
                  = IDEC[17:15];
                                        // M65C02 ALU Register Write Select Field
500 assign
501 assign OSel = IDEC[14:12];
                                        // M65C02 ALU Register Output Select Field
502 assign CCSel = IDEC[11: 8];
                                        // M65C02 ALU Condition Code Control Field
503 assign Opcode = IDEC[ 7: 0];
                                        // M65C02 Valid Opcode Control Field
504
505 // Decode Mode for internal signals
506
507 assign WAI = &Mode;
                                        // Current Instruction is WAI
508 assign PHW = (Mode == pMd_PHW);
                                        // Current Instruction is PHW
                                        // Current Instruction is PHR
509 assign PHR = (Mode == pMd_PHR);
                                       // Current Instruction is IND/SIZ
510 assign PFX = (Mode == pMd_PFX);
511 assign BRK = (Mode == pMd_BRK);
                                        // Current Instruction is BRK
512 assign COP = (Mode == pMd_COP);
                                        // Current Instruction is COP
513 assign INV = (Mode == pMd_INV);
                                        // Current Instruction is Invalid
                                        // Current Instruction is Valid
514 assign VAL = (Mode == pMd_VAL);
515
516 // Next Address Generator
517
518 M65C02_AddrGenV2
519
                             .pStkPtr_Rst(pStkPtr_Rst)
520
                        ) AddrGen (
521
                            .Rst(Rst),
522
                            .Clk(Clk),
523
524
                            .Vector(Vector),
525
                            .NA_Op(NA_Op),
526
527
528
                            .Mod256(Mod256),
529
                            .Page(Page),
530
531
                            .CC(CC),
532
                             .BRV3(BRV3),
533
                            .Int(Int),
534
535
                             .Rdy(Rdy),
536
                            .Valid(Valid),
537
538
                            .OP1(OP1),
539
                            .OP2(OP2),
540
541
                            .X(X).
542
                            .Y(Y),
543
544
                            .AO(AO),
545
546
                            .SelS(SelS),
547
                            .S(S),
548
549
                            .MAR(MAR),
550
                             .PC(PC)
551
552
553 // Interrupt Service Flag
```

```
555 always @(posedge Clk)
556 begin
557
        if(Rst)
558
           VP <= #1 0;
559
        else if(ISR)
560
           VP <= #1 uPCntl[0];</pre>
561 end
562
563 // Instantiate the M65C02 ALU Module
564
565 assign En = (|Reg_WE);
566
567 M65C02_ALUv2
                   ALU (
568
                                            // System Reset
                        .Rst(Rst),
569
                        .Clk(Clk),
                                            // System Clock
570
571
                        .Rdy(Rdy),
                                            // Ready
572
573
                        .En(En).
                                            // M65C02 ALU Enable Strobe Input
574
                        .Reg_WE(Reg_WE),
                                            // M65C02 ALU Register Write Enable
575
                        .ISR(ISR),
                                           // M65C02 ALU Interrupt Service Rtn Strb
576
577
                        .SO(SO),
                                            // M65C02 ALU Set oVerflow Flag in PSW \,
                        .Clr_SO(Clr_SO),
578
                                            // M65C02 ALU Clr SO - Acknowledge
579
                                            // M65C02 ALU Stack Pointer Select
580
                        .SelS(SelS).
581
                        .S(S),
                                            // M65C02 ALU Stack Pointer
582
                        .FU_Sel(FU_Sel[4:0]),
583
                                               // M65C02 ALU Functional Unit Select
                                            // M65C02 ALU Operation Select
584
                        .Op(Op),
585
                        .QSel(QSel),
                                            // M65C02 ALU Q Data Mux Select
586
                        .RSel(RSel),
                                           // M65C02 ALU R Data Mux Select
                                           // M65C02 ALU Adder Carry Select
587
                        .CSel(CSel),
588
                        .WSel(WSel),
                                           // M65C02 ALU Register Write Select
589
                        .OSel(OSel),
                                            // M65C02 ALU Output Register Select
590
                        .CCSel(CCSel),
                                            // M65C02 ALU Condition Code Select
591
592
                        .K(Opcode),
                                            // M65C02 ALU Rockwell Instruction Mask
593
                        .Tmp(OP2),
                                            // M65C02 ALU Temporary Holding Register
594
                        .M(OP1),
                                            // M65C02 ALU Memory Operand
595
                                           // M65C02 ALU Data Output Multiplexer
596
                        .DO(DO ALU),
                                            // M65C02 ALU Output Valid Strobe
597
                        .Val(Valid),
598
                        .CC_Out(CC),
                                            // M65C02 ALU Condition Code Mux
599
600
                                            // M65C02 ALU Accumulator Register
                        .A(A),
601
                        .X(X),
                                            // M65C02 ALU Pre-Index Register
602
                                            // M65C02 ALU Post-Index Register
                        .Y(Y),
603
604
                        .P(P)
                                            // M65C02 Processor Status Word Register
605
                    );
606
607 // Decode P
608
609 assign IRQ_Msk = P[pIntMsk];
                                           // Interrupt Mask Bit
610
611 // External Bus Data Output
612
613 assign MuxDat = ((PHW) ? {OP2, OP1} : ((PHR) ? MAR : PC));
614
615 assign OutMux = ((DO_Op[0]) ? DO_ALU
616 assign OutMux = ((DO_Op[1]) ? MuxDat[15:8] : 0);
617 assign OutMux = ((DO_Op[2]) ? MuxDat[ 7:0] : 0);
618 assign OutMux = ((DO_Op[3]) ? P
                                               : 0);
619
620 assign DO = OutMux;
621
622 // Assign External Interrupt Handler Control Signals
623
624 assign LE_Int = BRV2;
625
626
   627
628 // End Implementation
629 //
   630
631
632 endmodule
```

```
2 //
3 //
      Microprogram Sequencer module for M65C02A soft-core microcomputer project.
 4 //
5
      Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
 6 //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
      Further, no use of this source code is permitted in any form or means
27 //
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                     M. A. Morris & Associates
41 // Engineer:
                     Michael A. Morris
42 //
43 // Create Date:
                     12:02:40 10/28/2012
44 // Design Name:
                     WDC W65C02 Microprocessor Re-Implementation
45 // Module Name:
                     M65C02_MPCv5.v
46 // Project Name:
                     C:\XProjects\ISE10.1i\M65C02A
47 // Target Devices: Generic SRAM-based FPGA
48 // Tool versions:
                     Xilinx ISE 10.1i SP3
49 //
50 // Description:
51 //
52 // This module implements a simple microprogram sequencer based on the Fair-
53 // child F9408. The sequencer provides:
54 //
55 //
              (1) 4-bit instruction input
56 //
              (2) four-level LIFO stack;
57 //
              (3) program counter and incrementer;
58 //
              (4) 4-bit registered test input;
59 //
              (5) 8-way multi-way branch control input;
60 //
              (6) branch address input;
61 //
              (7) 4-way branch address select output;
62 //
              (8) next address output.
63 //
64 // These elements provide a relatively flexible general purpose microprogram
65 // controller without a complex instruction set. The sixteen instructions can
66 // be categorized into three classes: (1) fetch, (2) unconditional branches,
67 // and (3) conditional branches. The fetch instruction class, a single instruc-
68 // tion class, simply increments the program counter and outputs the current
  // value of the program counter on the next address bus. The unconditional
70 // branch instruction class provides instructions to select the next instruc-
71 // tion using the Via[1:0] outputs and output that value on the next address
72 // bus and simultaneously load the program counter. The unconditional branch
73 // instruction class also provides for 8-way multiway branching using an exter-
74 // nal (priority) encoder/branch selector, and microprogram subroutine call and
75 // return instructions.
76 //
77 // The instruction encodings of the F9408, as provided in "Principles of Firm-
78 // ware Engineering in Microprogram Control" by Michael Andrews. The instruc-
79 // tion set and operation map for the implementation is given below:
```

```
I[3:0] MNEM Definition
                                                              Via Inh Operation
81 //
                                    T[3:0]
                                                MA[m:0]
82 //
         0000 RTS Return
                                                TOS[m:0]
                                                               00 0 PC<=MA; Pop
                                     xxxx
83 //
         0001 BSR Call Subroutine
                                      xxxx
                                                BA[m:0]
                                                               00 1 PC<=MA; Push
84 //
         0010 FTCH Next Instruction xxxx
                                                 PC+1
                                                               00 0
                                                                     PC<=MA[m:0]
85 //
         0011 BMW Multi-way Branch xxxx
                                            {BA[m:3],MW[2:0]}
                                                              00 1 PC<=MA[m:0]
                                                               00 1 PC<=MA[m:0]
86 //
         0100 BRV0 Branch Via 0
                                                 BA[m:0]
                                     xxxx
              BRV1 Branch Via 1
                                                               01 1 PC<=MA[m:0]
87 //
         0101
                                      xxxx
                                                 BA[m:0]
88 //
         0110 BRV2 Branch Via 2
                                      XXXX
                                                 BA[m:0]
                                                               10 1 PC<=MA[m:0]
              BRV3 Branch Via 3
                                                                      PC<=MA[m:0]
89
   //
         0111
                                     xxxx
                                                BA[m:0]
                                                               11
                                                                  1
90 //
         1000 BTH0 Branch TO High
                                            {T0?BA[m:0]:PC+1}
                                                              00
                                                                  1 PC<=MA[m:0]
                                     xxx1
         1001 BTH1 Branch T1 High
                                            {T1?BA[m:0]:PC+1}
                                                                  1 PC<=MA[m:0]
                                                               0.0
91 //
                                      xx1x
92
   //
         1010 BTH2 Branch T2 High
                                      x1xx
                                            T2?BA[m:0]:PC+1}
                                                               00
                                                                  1
                                                                     PC<=MA[m:0]
 93 //
         1011 BTH3 Branch T3 High
                                      1xxx
                                            T2?BA[m:0]:PC+1}
                                                               00
                                                                  1 PC<=MA[m:0]
94 //
         1100 BTL0 Branch TO Low
                                            T0?PC+1:BA[m:0]}
                                                               00
                                                                      PC<=MA[m:0]
                                     xxx0
                                                                  1
95 //
                                                                     PC<=MA[m:0]
         1101
              BTL1 Branch T1 Low
                                      x0x
                                            {T1?PC+1:BA[m:0]}
                                                               0.0
                                                                  1
96 //
         1110 BTL2 Branch T2 Low
                                      x0xx
                                            T2?PC+1:BA[m:0]}
                                                               00 1 PC<=MA[m:0]
         1111 BTL3 Branch T3 Low
                                            T3?PC+1:BA[m:0] 00
                                                                  1 PC<=MA[m:0]
 97 //
                                      0xxx
98 //
99 // Dependencies:
                        none.
100 //
101 // Revision:
102 //
103 //
        1.00
                13T14
                       MAM
                                Removed embedded microcycle controller from M65C02_
104 //
                                MPCv3.v. Added parameter to control the implementa-
105 //
                                tion of a one level or a four level return stack.
106 //
107 // Additional Comments:
108 //
109 //
        The Version 5 Microprogram Controller (M65C02_MPCv5) is based on the Fair-
        child F9408 MPC. It extends that microprogram controller by incorporating
110 //
111 //
        an microcycle enable input which allows each microcycle to be controlled by
112 //
        external logic.
113 //
        The purpose of these extensions is to allow easy implementation of a varia-
114 //
        ble length microprogram cycle, i.e. microcycle. In turn, this simplifies the
115 //
        implementation of microprogrammed state machines which interface to synchro-
116 //
117 //
        nous memories found in most FPGAs, or to external synchronous/asynchronous
118 //
        memories.
119 //
120 //
        When a microprogrammed state machine interfaces to a synchronous memory,
121 //
        there is a one cycle delay (or more) between the presentation of the address
122 //
        and the output of the data at that address. In many instances, the micro-
        program is unable to perform any useful work during the first cycle. Thus,
123 //
124 //
        the microprogram must perform an explicit delay operation, which generally
125 // requires a state to be added to every read of these memories. If there are
126 //
        a significant number of these read operations in the microprogram, then
127 //
        there is an opportunity for the microprogram to be incorrectly programmed
        when one or more of the delay cycles are not included in the microprogram. Isolating the resulting fault in the state machine may be difficult.
128 //
129 //
130 //
131 //
        To avoid errors of this type, microcycles which read from or write to
132 //
        devices, such as memories, can be automatically extended explicitly by a
        microprogram field or external logic. Using this type of facility reduces
133 //
134 //
        the number of states required to interface a microprogrammed state machine
135 //
        to these types of devices. It also makes the microprogram less tedious to
136 //
        develop and improves overall productivity, which is a prime reason for
137 //
        choosing a microprogrammed approach for developing complex state machines.
138 //
140
141 module M65C02_MPCv5 #(
        parameter pAddrWidth = 10,
                                            // Original F9408 => 10-bit Address
142
                                            // MPC Stack Depth
143
        parameter pMPC_Stk = 1'b0,
144
        parameter pRst_Addrs = 0
                                            // Reset Address
145 )(
146
        input.
                Rst.
                                            // Module Reset (Synchronous)
               Clk,
                                            // Module Clock
147
        input
148
                                            // Rdy - MPC Clock Enable
149
        input
                Rdy,
150
151
        input
                [3:0] I,
                                            // Instruction (see description)
152
        input
                [3:0] T,
                                            // Conditional Test Inputs
153
        input
                [2:0] MW,
                                            // Multi-way Branch Address Select
                [(pAddrWidth-1):0] BA,
154
        input
                                            // Microprogram Branch Address Field
155
156
        output [1:0] Via,
                                            // Unconditional Branch Address Select
        output [(pAddrWidth-1):0] MA
157
                                            // Microprogram Address
158 );
```

```
161 //
162 // Local Parameters
163 //
164
165 localparam pRTS = 0; // Return from Subroutine
166 localparam pBSR = 1; // Branch to Subroutine
167 localparam pFTCH = 2; // Fetch Next Instruction
168 localparam pBMW = 3;
                           // Multi-way Branch
                           // Branch Via External Branch Address Source #0
169 localparam pBRV0 = 4;
170 localparam pBRV1 = 5;
                          // Branch Via External Branch Address Source #1
171 localparam pBRV2 = 6;
                           // Branch Via External Branch Address Source #2
172 localparam pBRV3 = 7;
                           // Branch Via External Branch Address Source #3
                          // Branch if T[0] is Logic 1, else fetch next instr.
// Branch if T[1] is Logic 1, else fetch next instr.
173 localparam pBTH0 = 8;
174 localparam pBTH1 = 9;
                           // Branch if T[2] is Logic 1, else fetch next instr.
// Branch if T[3] is Logic 1, else fetch next instr.
175 localparam pBTH2 = 10;
176 localparam pBTH3 = 11;
                           // Branch if T[0] is Logic 0, else fetch next instr.
177 localparam pBTL0 = 12;
178 localparam pBTL1 = 13;
                           // Branch if T[1] is Logic 0, else fetch next instr.
179 localparam pBTL2 = 14;
                           // Branch if T[2] is Logic O, else fetch next instr.
180 localparam pBMW3 = 15;
                           // Multi-way Branch on T[3]
181
183 //
184 //
       Declarations
185 //
186
187 reg
            dRst;
                                             // Reset stretcher
188 wire
           MPC_Rst;
                                             // Internal MPC Reset signal
189
190 wire
            [(pAddrWidth - 1):0] Next;
                                             // Output Program Counter Incrementer
191 reg
            [(pAddrWidth - 1):0] PC_In;
                                             // Input to Program Counter
            [(pAddrWidth - 1):0] PC;
192 reg
                                             // Program Counter
193
195 //
196 //
       Implementation
197 //
198
199 // Implement module reset generator
200
201 always @(posedge Clk)
202 begin
203
        if(Rst)
204
           dRst <= #1 1;
205
        else
206
           dRst <= #1 0;
207 end
208
209 assign MPC_Rst = (Rst | dRst);
210
211 // Implement Return Stack
212
213 reg [(pAddrWidth - 1):0] A;
                                               // LIFO Stack Top-Of-Stack Req
214
215 generate
216
        if(pMPC_Stk) begin // Implement 4-Level LIFO Stack
           reg [(pAddrWidth - 1):0] B, C, D; // LIFO Stack Extra Registers
217
218
219
            always @(posedge Clk)
220
           begin
               if(MPC_Rst)
221
                   {A, B, C, D} <= #1 0;
222
                else if(Rdy)
223
224
                   if(I == pBSR)
                       {A, B, C, D} <= #1 {Next, A, B, C};
225
226
                   else if(I == pRTS)
227
                       {A, B, C, D} <= #1 {B, C, D, {pAddrWidth{1'b0}}};
228
229
                          // Implement 1-Level LIFO Stack
        end else begin
230
            always @(posedge Clk)
231
            begin
232
               if(MPC_Rst)
233
                   A <= #1 0;
                else if(Rdy)
234
                   if(I == pBSR)
235
236
                      A <= #1 Next;
237
                   else if(I == pRTS)
```

```
A <= #1 {pAddrWidth{1'b0}};</pre>
239
             end
240
         end
241 endgenerate
242
243 // Program Counter Incrementer
244
245 assign Next = PC + 1;
246
247 // Generate Unconditional Branch Address Select
248
249 assign Via = ((I[3:2] == 1) ? I[1:0] : 0);
250
251 // Generate Program Counter Input Signal
252
253 always @(*)
254 begin
255
         if(MPC_Rst)
256
             PC_In <= pRst_Addrs;</pre>
         else
257
258
             case(I)
259
                  4'b0000 : PC_In <= A;
                                                                             // pRTS
                  4'b0001 : PC_In <= BA;
4'b0010 : PC_In <= Next;
260
                                                                             // pBSR
261
                                                                             // pFTCH
                  4'b0011 : PC_In <= {BA[(pAddrWidth - 1):3], MW};
262
                                                                             // pBMW
                  4'b0100 : PC_In <= BA;
4'b0101 : PC_In <= BA;
263
                                                                            // pBRV0
                                                                            // pBRV1
264
                  4'b0110 : PC_In <= BA;
265
                                                                            // pBRV2
                  4'b0111 : PC_In <= BA;
4'b1000 : PC_In <= (T[0] ? BA : Next);
266
                                                                            // pBRV3
                                                                            // pBTH0
267
                  4'b1001 : PC_In <= (T[1] ? BA : Next);
                                                                            // pBTH1
268
                  4'b1010 : PC_In <= (T[2] ? BA
                                                                            // pBTH2
269
                                                     : Next);
270
                  4'b1011 : PC_In <= (T[3] ? BA
                                                    : Next);
                                                                            // pBTH3
                  4'b1100 : PC_In <= (T[0] ? Next : BA );
4'b1101 : PC_In <= (T[1] ? Next : BA );
271
                                                                            // pBTL0
272
                                                                            // pBTL1
273
                  4'b1110 : PC_In <= (T[2] ? Next : BA );
                                                                             // pBTL2
274
                  4'b1111 : PC_In <= {BA[(pAddrWidth - 1):1], T[3]}; // pBMW3
275
             endcase
276 end
277
278 // Generate Microprogram Address (Program Counter)
279
280 always @(posedge Clk)
281 begin
282
         if(MPC_Rst)
283
             PC <= #1 pRst_Addrs;
284
         else if(Rdy)
285
             PC <= #1 PC_In;
286 end
287
288 // Assign Memory Address Bus
289
290 assign MA = PC_In;
291
292 endmodule
```

```
2 //
3 //
      Address Generator module for M65C02A soft-core microcomputer project.
 4 //
      Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
5
 6
  //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
      Further, no use of this source code is permitted in any form or means
27 //
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 100ps
38
40 // Company:
                     M. A. Morris & Associates
41 // Engineer:
                      Michael A. Morris
42 //
43 // Create Date:
                     19:59:21 09/18/2013
44 // Design Name:
                     WDC W65C02 Microprocessor Re-Implementation
45 // Module Name:
                     M65C02_AddrGenV2.v
46 // Project Name:
                      C:\XProjects\ISE10.1i\M65C02A
47 // Target Devices: Generic SRAM-based FPGA
48 // Tool versions:
                     Xilinx ISE10.1i SP3
49 //
50 // Description:
51 //
52 // This file provides the M65C02_Core module's address generator function. This
      module is taken from the address generator originally included in the
54 //
      M65C02_Core module. The only difference is the addition of an explicit sig-
55 // nal which generates relative offset for conditional branches, Rel.
56 //
57 // Dependencies:
58 //
59 // Revision:
60 //
61 //
      1.00
              13I18
                     MAM
                             Initial creation of the file from M65C02_AddrGen.
62 //
63 //
      1.10
              13,T08
                             Modifying the next address generation logic to fold
                     MAM
64 //
                             NA_Op, PC_Op, Stk_Op, and ZP fields into a single
65 //
                             one-hot control field that can replace these fields
66 //
                             in the uPqm microcode.
67 //
                             Added comments to reflect changes made during inte-
      2.00
68 //
              14F28
                     MAM
69 //
                             gration and verification of the module: (1) changed
70 //
                             the one-hot NA_Op control field from 13 to 11 bits;
71 //
                             (2) added explicit external inputs for address gene-
72 //
                             mod 256 and page control; (3) added explicit control
73 //
                             NA_Op[10] to control the loading of the PC; (4) add-
74 //
                             ed explicit control NA_Op[9] to control the future
75 //
                             stack relative instructions; (4) reduced the size of
76 //
                             the left operand multiplexer; (5) made NA calcula-
77 //
                             tion as a single 16-bit operation rather than split
78 //
                             into two separate 8-bit operations with a control on
79 //
                             the carry propagation between the halves; (6) imple-
```

```
mented the % 256 function using a multiplexer, and
81 //
                              applied to both page 0 (data) and page 1 (stack);
82 //
                              (7) changed MAR to only register NA on Rdy - removed
83 //
                              need to load Vector, etc. on Rst; (8) removed Rst
84 //
                              from PC which allows the modification to the Reset
85 //
                              behavior of the core to push the PC and PSW to the
86 //
                              stack in locations Stk[2:0] <= {PCH, PCL, PSW}; and
87 //
                              (9) adjusted the stack pointer module inputs to re-
88 //
                              flect changes to NA_Op to support stack relative
89
   //
                              addressing.
90 //
91 //
       2.01
              14H09
                      MAM
                             Added comment line describing how (sp,S),Y address-
92
   //
                              ing is implemented, added the {0, OP1} to AR to im-
 93 //
                             plement stack relative addressing, and changed name
94 //
                              of StkRel signal to Stk_Rel.
95
   //
96
   // Additional Comments:
 97 //
99
100 module M65C02_AddrGenV2 #(
101
       parameter pStkPtr_Rst = 2
                                     // Init SP to push PCH, PCL, P on reset
102 )(
103
       input
              Rst,
                                     // System Reset
104
       input
              Clk,
                                     // System Clock
105
106
       input
              [15:0] Vector,
                                     // Interrupt/Trap Vector
107
108
       input
              [10:0] NA_Op,
                                     // Address Generator Operation Select
109
       input
110
              Mod256.
                                     // Mod 256 Control - wrap address to page
111
       input
              Page,
                                     // Address wrap page select
112
113
       input
              CC.
                                     // Conditional Branch Input Flag
                                     // Interrupt or Next Instruction Select
       input
              BRV3,
114
115
       input
              Int,
                                     // Unmasked Interrupt Request Input
116
117
       input
              Rdy,
                                     // Ready Input
       input
118
                                     // Data Valid
              Valid,
119
120
       input
               [7:0] OP1,
                                     // Operand Register 1 Input
121
       input
               [7:0] OP2,
                                     // Operand Register 2 Input
122
              [7:0] X,
123
       input
                                     // X Index Register Input
124
       input
              [7:0] Y,
                                     // Y Index Register Input
125
126
       output reg [15:0] AO,
                                     // Address Output
127
128
       input
               SelS,
                                     // Stack Pointer Select
129
       output [7:0] S,
                                     // Stack Pointer Register
130
       output reg [15:0] MAR,
                                     // Program Counter
131
132
       output reg [15:0] PC
                                     // Program Counter
133 );
134
136 //
137 //
       Module Declarations
138 //
139
140 wor
           [15:0] AL, AR;
                                 // Wired-OR busses for address operands
141 wire
           [15:0] NA;
                                 // Next Address (w/o application of % 256)
142
143 wire
           CE_MAR;
                                 // Memory Address Register Clock Enable
144
145 wire
           [15:0] Rel;
                                 // Branch Address Sign-Extended Offset
146 wire
           CE PC;
                                 // Program Counter Clock Enable
147
149 //
150 //
       Implementation
151 //
152
153 // Next Address Generator
154
155 // Decode Next Address Operation Field
156
157 //
                LO PSZAM XYR C
158 //
               Pf CtPbA e i
```

```
Cf k sR
160 // Vec: 11'b10_0000_000_0; // NA <= {OP2,OP1}
161 // Jmp: 11'b10_00010_000_0; // NA <= {OP2,OP1}
                                                                                                                               + 0; PC <= NA
                                                                                                                               + 0; PC <= NA
162 // JmpY: 11'b10_00010_010_0; // NA <= \{OP2,OP1\} + \{0, Y\} + 0; PC <= NA
163 // Rtn: 11'b10_00010_000_1; // NA <= {OP2,OP1}
                                                                                                                               + 1; PC <= NA
164 // PC:
                           11'b10_10000_000_0; // NA <= PC
                                                                                                                                + 0; PC <= NA
165 // Inc: 11'b10_10000_000_1; // NA <= PC
166 // Bra: 11'b10_10000_001_0; // NA <= PC
167 // Rel: 11'b00_10000_001_0; // NA <= PC
                                                                                                                               + 1; PC <= NA
                                                                                                           + Rel
                                                                                                                               + 1; PC <= NA
                                                                                                                                + 1;
                                                                                                           + Rel
168 // Psh: 11'b00_01000_000_0; // NA <= {
169 // Pop: 11'b00_01000_000_1; // NA <= {
                                                                                            1, SP}
                                                                                                                               + 0;
                                                                                            1, SP)
                                                                                                                                + 1;
170 // SPN: 11'b01_01000_000_0; // NA <= 171 // DPN: 11'b00_00100_000_0; // NA <=
                                                                                            1, SP + {0, OP1} + 1;
                                                                                            0,OP1}
                                                                                                                                + 0;
172 // DPX: 11'b00_00100_100_0; // NA <=
                                                                                             0,OP1 + {0, X}
173 // DPY: 11'b00_00100_010_0; // NA <= 174 // LDA: 11'b00_00010_000_0; // NA <=
                                                                                            0,OP1 + \{0, Y\}
                                                                                                                              + 0;
                                                                                       {OP2,OP1}
                                                                                                                               + 0;
175 // LDAX: 11'b00_00010_100_0; // NA <= {OP2,OP1} + {0, X} + 0;
176 // LDAY: 11'b00_00010_010_0; // NA <= \{OP2,OP1\} + \{0,
                                                                                                                         Y }
                                                                                                                              + 0;
177 // Nxt: 11'b00_0001_000_0; // NA <= MAR
                                                                                                                                + 1;
178 // MAR: 11'b00_0001_000_1; // NA <= MAR
                                                                                                                                + 0;
179 //
180
181 assign Ld_PC = NA_Op[10];
182 assign Stk_Rel = NA_Op[ 9];
183 //
184 assign Sel_PC = NA_Op[ 8];
185 assign Sel_SP = NA_Op[ 7];
186 assign Sel_ZP = NA_Op[ 6];
187 assign Sel_Abs = NA_Op[ 5];
188 assign Sel_MAR = NA_Op[ 4];
189 //
190 assign Sel_X
                                     = NA_Op[3];
191 assign Sel_Y = NA_Op[ 2];
192 assign Sel_Rel = NA_Op[ 1];
193 //
194 assign Ci
                                      = NA_Op[0];
195
196 // Generate Relative Address
197
198 assign Rel = ((CC) ? {OP2, OP1} : 0);
199
200 // Generate Left Address Operand
201
202 assign AL = ((Sel_PC ) ? PC
                                                                                      : 0);
203 assign AL = ((Sel_SP ) ? {8'h01, S } : 0);
204 assign AL = ((Sel_ZP) ? \{8'h00, OP1\} : 0);
205 assign AL = ((Sel\_Abs) ? {OP2 , OP1} : 0);
206 assign AL = ((Sel_MAR) ? MAR
                                                                                       : 0);
207
208 // Generate Right Address Operand
209
210 assign AR = ((Sel_X ) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? (Sel_Y )) ? \{8'h00, 211 \text{ assign AR} = ((Sel_Y )) ? (Sel_Y )) ? (Sel_Y ) ? (Sel
                                                                                X : 0);
                                                                               Y): 0);
212 assign AR = ((Sel_Rel) ? Rel
213 assign AR = ((Stk_Rel) ? {8'h00, OP1} : 0);
214
215 // Compute Next Address
216
217 assign NA = (AL + AR + Ci);
218
219 // Generate Address Output - Truncate Next Address when Mod256 asserted
220 //
                        When Mod256 is asserted, the memory page is determined by Page
221
222 always @(*)
223 begin
224
                if(Rst)
225
                      AO <= Vector;
226
                 else
227
                       AO <= ((Mod256) ? \{\{\{7\{1'b0\}\}, Page\}, NA[7:0]\} : NA);
228 end
229
230 // Memory Address Register
231
232 assign CE_MAR = Rdy & ~(Sel_SP & ~Stk_Rel);
233
234 always @(posedge Clk)
235 begin
236
              if(CE_MAR)
237
                         MAR <= #1 AO;
```

```
238 end
239
240 // Program Counter
241
242 assign CE_PC = Rdy & ((BRV3) ? (Ld_PC & ~Int) : Ld_PC);
243
244 always @(posedge Clk)
245 begin
246
        if(CE_PC)
247
            PC <= #1 AO;
248 end
249
250 // Instantiate Stack Pointer
251
252 M65C02_StkPtr
                     #(
253
                         .pStkPtr_Rst(pStkPtr_Rst)
254
                     ) Stk (
255
                         .Rst(Rst),
256
                         .Clk(Clk),
257
258
                         .Rdy(Rdy),
259
                         .Valid(Valid),
260
261
                         .SelS(SelS),
                         .Stk_Op({Sel_SP & ~Stk_Rel, Ci}),
262
263
                         .X(X),
264
265
                         .S(S)
                     );
266
267
268 endmodule
```

```
2 //
 3 //
      Stack Pointer module for M65C02A soft-core microcomputer project.
 4
  //
      Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
 5
 6
  //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
      Further, no use of this source code is permitted in any form or means
27 //
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                     M. A. Morris & Associates
41 // Engineer:
                      Michael A. Morris
42 //
43 // Create Date:
                     12:02:40 10/28/2012
44 // Design Name:
                     WDC W65C02 Microprocessor Re-Implementation
45 // Module Name:
                     M65C02_StkPtr.v
46 // Project Name:
                      C:\XProjects\ISE10.1i\M65C02A
47 // Target Devices: Generic SRAM-based FPGA
48 // Tool versions:
                     Xilinx ISE 10.1i SP3
49 //
50 // Description:
51 //
52 // This module implements the functions of the M65C02 stack pointer. The imple-
      mentation is taken from the {\tt M65C02\_ALU} module so that these functions can be
54 //
      moved to the M65C02_AddrGen module.
55 //
56 // Dependencies:
                     none.
57 //
58 // Revision:
59 //
60 //
      1.00
              13I14
                      MAM
                             Implementation pulled from M65C02_ALU.
61 //
62 //
      1.10
              14F28
                      MAM
                             Adjusted comments to reflect changes implemented
63 //
                             to integration: (1) changed default for stack poin-
64 //
                             ter to support the core's new reset behavior; and
65 //
                             (2) corrected typos in the names of the controls.
66
  //
67 // Additional Comments:
68 //
69 //
      The stack pointer register is a loadable up/down counter. Valid and Rdy are
70 //
      used to generate a local clock enable for the counter. The StkOp input from
71 //
      the microprogram controls the functions implemented.
72 //
73 //
      The stack operations supported are: hold, rsvd, ++S, and S--. The stack
74 //
      pointer can only be loaded from the X index register. Similarly, the stack
75 //
      pointer can only be transfered to the X index register. The stack pointer
76 // points to an open location on the stack. Thus, push operations write the
77 //
      value at the location pointed to by S, and post-decrements S, S--. Stack
78 //
      pull operations require the value to be incremented by one, ++S, before
79 // that location can be read into OP1 and subsequently written to one of four
```

```
80 // registers: P, A, X, or Y.
81 //
82 //
      The stack pointer control, StkOp, field is generated by the execution
83 //
      engine:
84 //
85 //
             Hold;
86 //
      01
         :
             Rsvd;
87 //
      10 :
             S--;
88 //
      11
             ++S;
89 //
90 //
      A separate output multiplexer with a built-in incrementer is used to imple-
91 //
      ment the
92 //
93 //
95
96 module M65C02_StkPtr #(
97
      parameter pStkPtr_Rst = 2
98 )(
             Rst,
99
      input
100
      input
             Clk,
101
102
      input
             Rdy,
103
      input
             Valid,
104
105
      input
             SelS,
      input
             [1:0] Stk_Op,
106
             [7:0] X,
107
      input
108
109
      output reg [7:0] S
110 );
111
113 //
114 //
      Implementation
115 //
116
117 // Stack Pointer
118
119 assign Ld_S = Rdy & (SelS & Valid);
120 assign CE_S = Rdy & Stk_Op[1];
121
122 always @(posedge Clk)
123 begin
124
      if(Rst)
125
         S <= #1 pStkPtr_Rst;
      else if(Ld_S)
126
127
                                         // TXS
          S <= #1 X;
128
       else if(CE_S)
129
          S \le \#1 ((Stk_Op[0])? (S + 1)
                                        // Pop
                            : (S - 1));
130
                                         // Push
131 end
132
133 endmodule
```

```
2 //
3 //
      ALU module for M65C02A soft-core microcomputer project.
 4 //
5
      Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
 6 //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
      Further, no use of this source code is permitted in any form or means
27 //
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                     M. A. Morris & Associates
41 // Engineer:
                     Michael A. Morris
42 //
43 // Create Date:
                      07:00:31 11/25/2009
44 // Design Name:
                     WDC W65C02 Microprocessor Re-Implementation
45 // Module Name:
                     M65C02_ALUv2.v
46 // Project Name:
                     C:\XProjects\ISE10.1i\M65C02A
47 // Target Devices: Generic SRAM-based FPGA
48 // Tool versions:
                     Xilinx ISE10.1i SP3
49 //
50 // Description:
51 //
52 // This module implements the ALU for the M65C02 microprocessor. Included in
      the ALU are the accumulator (A), pre/post-index registers (X and Y), and
54 // processor status word (P). The microcode, composed of a fixed part from the
55 //
      instruction decoder (IDEC) and a variable portion from the execution engine,
56 //
      control a Load/Store/Transfer (LST) multiplexer, a Logic Unit (LU), a Shift/
57 // Rotate Unit (SU), and a dual-mode (binary/BCD) Adder Unit (AU).
58 //
59 //
      The Load/Store/Transfer (LST) multiplexer allows the various registers in
60 //
      the ALU, plus the external stack pointer (S) in the address generator module
61 //
       (from the M65C02 Address Generator), to be multiplexed onto the ALU output
62 // data bus. This allows registers to be loaded from memory (data memory or the
      external data/return stack), stored to memory, or transfered from one regis-
63 //
64 //
      ter to another.
65 //
66 //
      The LU performs bit-wise operations (OR, AND, and XOR) on two operands. The
67 //
      LU also supports the following instructions which only use variations of the
      LU's basic functions: BIT/TRB/TSB, RMB/SMB/BBR/BBS, CLC/SEC/CLI/SEI/CLD/SED/
68 //
69 //
      CLV, and REP/SEP
70 //
71 //
      The SU performs arithmetic and logical operations using non-circular or cir-
72 //
      cular shifts on a register (A) or a memory (M) operand. The four basic in-
73 //
      structions, ASL/ROL/LSR/ROR, can be implemented using just two operations:
74 //
      left shift and right shift. Various combinations of the operand and the
      carry logic signal paths allow the non-circular shifts and circular shifts
75 //
76 //
      (rotates) needed to implement these four instructions. The ALU can easily
77 //
      support arithmetic overflow detection on the ASL instruction, and support an
78 //
      arithmetic right shift (ASR) through modifications to the microprogram ROMs.
79 //
```

```
The AU performs binary two's complement addition, or unsigned BCD addition/
81 //
        subtraction on two operands. Subtraction is performed using 1's complement
82 //
        logic. A 2's complement result, extended precision addition or subtraction
83 //
        is performed if the Carry flag, C, is cleared before addition and set before
        subtraction. The AU is also used for increments, decrements, and compares.
85 //
        For these operations, the arithmetic mode is fully 2's complement.
86 //
87 //
        The ALU requires the En input to be asserted to initiate the operation that
88 //
        the fixed IDEC microword determines. Asserting the En input indicates that
89 //
        the required operands for an operation are available. The addressing mode of
90 //
        the instruction will determine when En is asserted. In the case of non-
91 //
        program flow control instructions, En alone controls the updates to these
92
        registers: A, X, Y, P. For implicit or accumulator mode instructions, En is
   //
 93 //
        generally asserted when the Instruction Register (IR) is loaded with the op-
94 //
        code. Otherwise, it is asserted when the required memory operand is availa-
95 //
        ble from memory (M). The operation defined by IDEC should be completed with
96 //
        the available operands in the ALU registers and the memory operand (M).
97 //
        With the \mbox{En} input asserted, then the \mbox{Rdy} input controls the actual writing
98 //
99 //
        of registers. To write a register, the En and Rdy inputs must be asserted,
100 //
        and the register must be selected. A register is written if its code is set
101 //
        in the WSel field and the Req_WE field is set to the pWr_Req control value,
102 //
        or if the register's select code is set in the Reg_WE field. A second level
103 //
        ROM in the ALU provides the decoding of this logic and generates write
104 //
        selects for each of the ALU registers (A, X, Y, P) and for S in the address
105 //
        generator module.
106 //
107 //
        The table below presents all of the valid combinations of the FU_Sel and Op
108 //
        fields. The FU_Sel field selects the functional unit that implements the
109 //
        desired operation. The Op input selects the operation to be performed by LU,
110 //
        SU, and AU functional units.
111 //
112 //
            LST: LST = \{M, S, P, T, Y, X, A, 0\}
            113 //
114 //
115 //
            AU : O
                     = \{Y, X, A, M\}, R = \{P, K, A, M\}; Ci = \{1, 0, Q[7], C\}
116 //
117 //
         FU Sel Op
                    Mnemonic
                                  Operation
                                                       Condition Code
118 //
                              ALU \leq {OSel=(7..0): M, S, P, T, Y, X, A, 0}
119 //
        11_00_00 00
                       XFR
120 //
121 //
        10_10_00 01
                       AND
                              ALU <= A & M;
                                                  N <= ALU[7]; Z <= ~ | ALU;
        10_10_00 10
                              ALU <= A | M;
                                                  N <= ALU[7]; Z <= ~ | ALU;
122 //
                       ORA
                              ALU <= A ^ M;
                       EOR
                                                  N <= ALU[7]; Z <= ~ | ALU;
123 //
        10_10_00 11
124 //
125 //
        10_10_00 01
                       BIT
                              ALU <= A & M;
                                                  N <= M[7];
                                                               Z <= \sim | (A \& M);
126 //
                                                  V <= M[6];
127 //
        10_10_00 00
                       TRB
                              ALU <= \simA & M;
                                                               Z <= \sim | (A \& M);
128 //
        10_10_00 10
                              ALU <= A | M;
                                                               Z <= ~ (A & M);
129 //
130 //
        10_10_00 00
                       RMBx
                              ALU <= ~K & M;
                                                  K \le (1 \le IR[6:4]);
        10_10_00 10
131 //
                       SMBx
                              ALU <= K M;
                                                  K \ll (1 \ll IR[6:4]);
        10_10_00 01
                       BBRx
                              ALU <= K & M;
                                                  K <= (1 << IR[6:4]); CC_Out <= EQ;</pre>
132 //
                              ALU <= K & M;
133 //
        10_10_00 01
                       BBSx
                                                  K <= (1 << IR[6:4]); CC_Out <= NE;</pre>
134 //
        10_10_00 00
135 //
                       CLC
                              ALU <= ~K & P;
                                                  K <= 1;
                                                             P <= ALU
136 //
                              ALU <= K | P;
        10_10_00 10
                                                  K <= 1;
                                                             P <= ALU
                       SEC
        10_10_00 00
10_10_00 10
137 //
                       CLI
                              ALU <= ~K & P;
                                                  K <= 4;
                                                             P <= ALU
138 //
                              ALU <= K | P;
                                                  K <= 4;
                                                             P <= ALU
                       SEI
                                                  K <= 8;
                              ALU <= ~K & P;
139 //
        10_10_00 00
                       CLD
                                                             P <= ALU
140 //
        10_10_00 10
                       SED
                              ALU <= K | P;
                                                  K <= 8;
                                                             P <= ALU
141 //
        10_10_00 00
                       CLV
                              ALU <= ~K & P;
                                                  K <= 64;
                                                             P <= ALU
142 //
143 //
        10_10_00 00
                       REP
                              ALU <= ~M & P;
                                                             P <= ALU
144 //
        10_10_00 00
                              ALU <= M | P;
                                                             P <= ALU
                       SEP
145 //
146 //
                              ALU \leftarrow \{R[6:0], Ci\} N \leftarrow ALU[7]; Z \leftarrow ALU; C \leftarrow R[7];
                       ASL
        10 01 00 00
                                                  Ci \le 0; (V \le R[7] ^ R[6];)
147 //
148 //
        10_01_00 00
                       ROL
                              ALU \leftarrow \{R[6:0], Ci\} N \leftarrow ALU[7]; Z \leftarrow ALU; C \leftarrow R[7];
                                                  Ci <= C; (V <= R[7]^{\land} R[6];)
149 //
                              150 //
        10_01_00 01
                       LSR
                                                  Ci <= 0; (Ci <= R[7])
151 //
152 //
                              ALU \leftarrow \{Ci,R[7:1]\} N \leftarrow ALU[7]; Z \leftarrow ALU; C \leftarrow R[0];
        10_01_00 01
                       ROR
153 //
                                                  Ci <= C;
154 //
155 //
        10_00_10 00
                       ADC
                              ALU <= Q + M + C; N <= ALU[7]; Z <= ~ | ALU;
156 //
                                                  V <= OV;
                                                             C <= COut;
                              ALU <= Q + ~M + C; N <= ALU[7]; Z <= ~ | ALU;
157 //
        10_00_10 01
                       SBC
158 //
                                                  V <= OV;
                                                               C <= COut;
```

```
File: C:\XProjects\ISE10.1i\M65C02A\Src\M65C02 ALUv2.v 8/16/2014, 9:19:07PM
          10_00_01 00
                          INC
                                 ALU <= Q + 0 + 1; N <= ALU[7]; Z <= ~ | ALU;
                                 ALU <= Q + \sim 0 + 0; N <= ALU[7]; Z <= \sim |ALU;
  160 //
          10_00_01 01
                          DEC
  161 //
                                 ALU <= Q + ~M + 1; N <= ALU[7]; Z <= ~ ALU;
          10_00_01 01
                         CMP
  162 //
                                                                 C <= COut;
  163 //
  164 //
          Although the condition codes modified by the ALU are shown above, the CCSel
  165 //
          input field will actually control loading condition codes into P register.
  166 //
          This is especially true for the N and V condition codes with respect to the
  167 //
          BIT instruction. N and V are modified by BIT as indicated above, except for
  168 //
          for the BIT #imm instruction which only modifies Z, and leaves N and V un-
          changed like the TRB and TSB instructions.
  169 //
  170 //
  171 //
          The ALU is controlled using a microprogrammed architecture. Explicit control
  172 //
          over the functional units, functional unit operations, left operand select,
  173 // right operand select, and carry select provide the means by which the M65C02
  174 //
          execution unit implements the execution phase of each instruction. A func-
  175 //
          tional unit is selected by the FU_Sel field. A single bit in the FU_Sel is
  176 //
          used to select the LST data multiplexer, the logic unit (LU), and the shift
  177 // unit (SU). The AU has two associated FU_Sel bits. One is used to select the
  178 // AU only when INC, DEC, and CMP functions, i.e. IDC select. The other is used
  179 //
          to select the AU when the ADC and SBC functions are needed. The decimal mode
          of the 6502/65C02 only applies to ADC/SBC instructions, so the FU_Sel bit
  180 //
  181 //
          for ADC/SBC, ADD select, is qualified by the Decimal flag in the PSW. If D
  182 //
          is set, then a decimal mode ADC/SBC is performed. If D is not set, then the
  183 // binary mode of the adder is used to INC/DEC/CMP and ADC/SBC.
  184 //
  185 //
          The LST multiplexer's operands are selected by the OSel field. The operands
  186 //
  187 //
  188 //
  189 //
  190 //
  191 //
  192 //
           into both the SU and the AU.
  193 //
  194 //
          The following table provides the mapping of the QSel, RSel, and CSel fields
  195 //
           to the various operands to the functional units.
  196 //
```

of the LU, SU, and AU are selected by the QSel, RSel, and CSel fields. These fields are two bit fields, which allow them to select 1 of 4 operands. The QSel is used for the left operand of the LU and AU, and for the single operand of the SU. There are different combinations of the left operands for the LU and the AU, so in essence there are two left operand multiplexers controlled a common set of control signals. The CSel selects the carry input

|    | QSel | RSel | QSel | CSel<br>SU-Ci | QSel | RSel | CSel  |
|----|------|------|------|---------------|------|------|-------|
|    | LU-L | LU-R | SU-L | SU-CI         | AU-L | AU-R | AU-Ci |
| 00 | M    | M    | M    | C             | M    | M    | C     |
| 01 | A    | A    | A    | Q[7]          | A    | A    | Q[7]  |
| 10 | K    | K    | X    | 0             | X    | K    | 0     |
| 11 | Þ    | Þ    | V    | 1             | V    | Þ    | 1     |

The coding for the WSel and OSel fields follows:

```
205 //
              3
                     3
206 //
        Sel
             WSel
                    OSel
207 //
        000
                     0
208 //
        001
              Α
                     Α
209 //
        010
              Х
                     Х
210 //
        011
              Y
                     Υ
211 //
        100
                     Tmp
212 //
        101
              S
                     S
213 //
        110
              Р
                     Р
214 //
        111
              M
                     M
215 //
```

197 // 198 //

199 // 200 // 201 // 202 // 203 // 204 //

216 //

217 //

218 // 219 //

221 //

222 //

224 //

225 //

226 // 227 //

228 //

The WSel field provides the register enable for writing into a register, and the OSel field determines the value of the ALU result bus. Typically the ALU result bus is the ALU. But on the occasion of a load, store, xfer, push, and pull instructions, the ALU bus is driven by A, X, Y, O, S, P, and 220 // M. In this manner, the ALU result can be either loaded into the register designated by the WSel field, or it can be written to memory.

223 // The coding of these control fields and the ALU field is designed to yield a 0 at the output of the module if all the input control fields are logical 0. This means that a NOP is simply a zero for all ALU control fields.

The CC\_Sel field controls the CC\_Out condition code test signal and the updating of the individual bits in P in response to specific instructions:

```
229 //
        0_xxx: NOP/TRUE - CC_Out = 1
230 //
231 //
232 //
        1_000: CC
                         - CC_Out = ~C;
        1_001: CS
233 //
                         - CC Out = C;
234 // 1_010: NE
235 // 1_011: EQ
                         - CC_Out = ~Z;
                         - CC_Out = Z;
236 // 1_100: VC
                         - CC_Out = ~V;
237 // 1_101: VS
                         - CC_Out = V;
```

```
238 // 1_110: PL
                        - CC_OUT = \simN;
239 //
       1_111: MI
                        - CC_Out = N;
240 //
241 // x_000: pPSW
                        - P <= ALU;
242 // x_001: pBRK
                        - P.4 <= 1 on push P during BRK ISR
243 // x_010: Z
                                                  Z <= \sim | (A \& M);
244 // x_011: NVZ
                        - N \le M[7]; V \le M[6]; Z \le \sim (A \& M);
245 // x_100: pPHP
246 // x_101: NZ
                        - P.4 <= 1 on PHP
                        - N <= ALU[7];
                                                   Z <= ~ | ALU;
                        - N <= ALU[7];
247 // x_110: NZC
                                                   Z <= ~ | ALU;
                                                                   C <= COut
248 // x_111: NVZC
                        - N <= ALU[7]; V <= OVF; Z <= ~ ALU;
                                                                   C <= COut;
249 //
250 // Dependencies:
                        M65C02_ALUv2.v
251 //
                            M65C02_LST.v,
                                                // Load/Store/Transfer Multiplexer
                            M65C02_LU.v,
                                                // Logic Unit
// Shift Unit
252 //
253 //
                            M65C02_SU.v,
254 //
                            M65C02_Add.v,
                                                // Adder Unit
255 //
                                                // Write Select ROM
                            M65C02_WrSel.v
                                                 // Processor Status Word (Register)
                            M65C02_PSW.v
256 //
257 //
258 // Revision:
259 //
260 //
        1.00
                                Ported the M65C02_ALU.v module. Removed the Rockwell
                13I16
                        MAM
261 //
                                 instructions, modified the operation code to support
262 //
                                 a one-hot 5-bit functional unit select and a 2-bit
                                 operation select; combined the Logic Unit (LU) and
263 //
264 //
                                 the BIT Unit (BU) into a single module; combined the
265 //
                                 binary mode adder module, M65C02_BIN.v, and the
266 //
                                 decimal mode adder module, M65C02_BCD.v, into a
267 //
                                 single, dual mode adder module, M65C02_Adder.v; re-
268 //
                                 moved the stack pointer module and added ports to
269 //
                                 import the stack pointer (for TSX support) and ex-
270 //
                                 port a stack pointer write enable, SelS; and created
271 //
                                 independent modules for the LU, SU, LST, and regis-
272 //
                                 ter write enable ROM for a more modular implementa-
                                 tion. Finally, implement wor busses for ALU_DO, Val,
273 //
274 //
                                 Co, and OV. All these changes provide an increase
275 //
                                 in speed from ~73 MHz to ~101 MHz in a -4 Spartan 3A
276 //
                                 FPGA.
277 //
278 //
        1.10
                13J01
                        MAM
                                 Modified the integrated version to support an ALU
279 //
                                 that incorporates support for more instructions, and
280 //
                                maintains compatibility with the capabilities of the
281 //
                                 M65C02 ALU, core, and microprocessor. The objective
282 //
                                 being an ALU and core that can be configured to pro-
283 //
                                 vide the instruction sets of the MOS6502, GSC65SC02,
                                 W65C02S, and the M65C02A simply by supplying new
284 //
285 //
                                 contents for the microprogram and instruction de-
286 //
                                 coder ROMs.
287 //
288 //
                                 Significantly improved the description section. Made
        1.20
                13J07
                        MAM
289 //
                                 minor changes to the definition of the QSel, RSel,
290 //
                                 and CSel fields. When integrated into the
291 //
                                 M65C02_CoreV2 module, the result is a reported speed
292 //
                                 improvement of 5-6%, but also a slight reduction in
293 ///
                                 the number of slices and LUTs required such that the
294 //
                                 ALU only requires ~220 LUTs, 59 Registers, and 155
295 //
                                 slices.
296 //
297 //
        1.30
                                 Modified the R multiplexer to select \{P, K, A, M\}
                14F21
                        MAM
298 //
                                 instead of {P, 0, A, M}. This modification allows
299 //
                                 the microprogram to support AU INC/DEC by any value
300 //
                                 including 1 or -1, and to support LU operations with
301 //
                                 its own mask values.
302 //
303 //
                14G04
                        MAM
                                Exposed the Accumulator as a module port.
        1.31
304 //
305 // Additional Comments:
306 //
307 // Revision 1.10 of the module incorporates all those features required to pro-
308 // vide the instruction set capabilities of the MOS6502, GSC65SC02, W65C02S,
309 //
        and the M65C02A simply by updating the contents of the microprogram ROMs and
310 // no logic changes. The ALU control signals provided by the microprogram and
311 //
        instruction decoder ROMs have been modified to provide additional control of
312 // new operand multiplexers. The new multiplexers will allow the implementation
313 //
        of all M65C02/W65C02S instructions using only four functional units: Load/
314 //
        Store/Transfer (LST) unit, Logic Unit (LU), Shift/Rotate Unit (SU), and an
315 // Arithmetic Unit (AU). Additional multiplexers have been added, and the Op,
316 // QSel, RSel, Sub, and CSel control fields have been modified and overloaded.
```

```
The result is an ALU substantially smaller and faster than the ALU in the
318 //
319 //
       M65C02. First, the separate functional unit for implementing the Rockwell
        instructions (RMBx/SMBx/BBRx/BBSx) is no longer required. Those instructions
320 //
321 //
        are now provided using only the Logic Unit. Second, capabilities have been
322 //
        added to the LU operand source select multiplexer so that it is possible to
323 //
        perform logic operations on the PSW (P) so that the REP/SEP instructions
        from the WDC '816/802 can be included simply by microprogram and instruction
324 //
325 //
        decode ROM changes. Third, it will be possible to include the '816/802 PEA
326 //
        and PEI instructions as well.
327 //
328 //
        One of the drivers in the improved performance of this ALU is the use of
329 //
        wired-OR busses for the outputs of the functional units. The output bus of
330 //
        the ALU_DO is driven by all the functional units. If the unit is not
        selected, ALU_DO is driven by the functional unit to 0. A similar implemen-
331 //
        tation is used for the Co, OV, and data Valid signals.
332 //
333 //
        Another driver in the improved performance of the ALU is the use of, pre-
334 //
335 //
        decoded one-hot functional unit select signals as part of the instruction
        decode ROM. These signals significantly reduce the number of logic levels
336 //
337 //
        needed to implement the functional unit selects and functional unit output
338 //
        multiplexers required in the ALU. The wired-OR busses are more compatible
339 //
        with the FPGA internal architecture, and the synthesizer is able to better
340 //
        optimize the number of logic levels needed to implement the muxes.
341 //
342 //
        If there wasn't a limitation that a single 18kb Block RAM can be configured
        to support, the instruction decode ROM width could be widened even more than
343 //
        the 36 bits required. This would result in additional performance because
344 //
345 //
        additional one-hot control bits could be included. The additional decrease
346 //
        in the logic levels required to implement the ALU would result in another
347 //
        significant increase in speed.
348 //
349 //
        Given the target FPGA, the XC3S50A, there are no additional Block RAMs that
        can be used to provide the additional width in both the instruction decode
350 //
351 //
        and the microprogram ROMs. The second target FPGA, the XC3S200A in the same
        VQ100 package, can provide additional Block RAMs for use in the instruction
352 //
353 //
        and microprogram ROMs.
354 //
355 //
        A final addition to improve the compatibility of the M65C02A to the W65C02S
356 //
        has been the inclusion of an external Set_Overflow port. The nSO pin on the
357 //
        W65C02 and MOS6502 sets the V flag in the PSW whenever a falling edge is
358 //
        asserted on that external pin of those processors. The ALU now incorporates
        the capability to include a pulsed signal, SO, that will force the V bit to
359 //
360 //
        be set whenever the PSW is updated, or at the completion of any instruction
361 //
        that doesn't set the PSW. In other words, the V is forced to a logic 1 on an
        instruction boundary if SO is asserted.
362 //
363 //
365
366 module M65C02_ALUv2 (
367
        input.
                               // System Reset - synchronous reset
              Rst,
                               // System Clock
368
        input
               Clk.
369
370
        input
               Rdy,
                               // Ready
371
372
                               // Enable - ALU functions
        input
        input
373
               [2:0] Reg_WE,
                               // Register Write Enable
374
        input
                ISR,
                               // Asserted on entry to Interrupt Service Routine
375
        input
376
               SO.
                               // Set Overflow status bit Command
377
        output Clr_SO,
                               // Acknowledge for SO Command
378
379
        // Address Generator (Stack Pointer) Interface
380
381
        output SelS,
                               // Stack Pointer Select
382
        input [7:0] S,
                               // Stack Pointer input from Address Generator
383
        // ALU Ports
384
385
386
        input
                [4:0] FU_Sel,
                               // ALU Functional Unit Select
        input
                               // ALU Operation Select
387
                [1:0] Op,
                               // ALU Q Bus Multiplexer Select
388
        input
                [1:0] QSel,
389
        input
                [1:0] RSel,
                               // ALU R Bus Multiplexer Select
390
        input
                [1:0] CSel,
                               // ALU Carry In Multiplexer Select
               [2:0] WSel,
391
        input
                               // ALU Register WE Select
392
        input
               [2:0] OSel,
                               // ALU Output Multiplexer Select
393
        input
               [3:0] CCSel,
                               // ALU Condition Code Operation Select
394
               [7:0] K,
                               // ALU Bit Mask for Rockwell Instructions
395
        input
```

```
[7:0] Tmp,
                                 // ALU Temporary Operand Holding Register
        input
397
        input
                [7:0] M,
                                 // ALU Memory Operand Input
398
        output [7:0] DO,
                                 // ALU Data Output(asynchronous)
                                 // ALU Output Valid
399
        output Val,
400
401
        output reg CC_Out,
                                 // Condition Code Test Output
402
403
        // Internal Processor Registers
404
405
        output reg [7:0] A,
                                 // Accumulator Register
        output reg [7:0] X,
                                 // X Index Register
406
407
        output reg [7:0] Y,
                                 // Y Index Register
408
409
        output [7:0] P
                                 // Processor Status Word
410 );
411
413 //
        Local Parameter Decalarations
414 //
415 //
416
417 // {FU_Sel, Op} Encodings
418
419 //
        FU_Sel Op
                     Mnemonic
                                   Operation
                                                        Condition Code
420
421 //
        1_00_00 00
                        XFR
                               ALU <= {OSel: M, P, S, Tmp, Y, X, A, 0}
422 //
423 //
        0_10_00 01
                        AND
                               ALU <= A \& M;
                                                  N \leq ALU[7]; Z \leq ALU;
                               ALU <= A | M;
ALU <= A ^ M;
424
   //
        0_10_00 10
                        ORA
                                                  N <= ALU[7]; Z <= ~ | ALU;
425
   //
        0_10_00 11
                                                  N <= ALU[7]; Z <= ~ ALU;
                        EOR
426 //
427 //
        0_10_00 01
                        BIT
                               ALU <= A & M;
                                                  N <= M[7];
                                                                Z <= \sim | (A \& M);
428 //
                                                   V <= M[6];</pre>
        0_10_00 00
                                                                Z <= \sim | (A \& M);
429 //
                        TRB
                               ALU <= ~A & M;
                                                                Z <= ~ | (A & M);
430 //
                               ALU <= A | M;
        0_10_00 10
                        TSB
431 //
        0_10_00 00
                        RMBx
                               ALU <= ~K & M;
432
   //
433 //
        0_10_00 10
                        SMBx
                               ALU <= K | M;
434 //
        0_10_00 01
                               ALU <= K & M;
                        BBRx
435
   //
        0_10_00 01
                        BBSx
                               ALU <= K & M;
436 //
437
   //
        0_10_00 00
                        CLC
                               ALU <= ~K & P;
                                                  C <= 0;
        0_10_00 10
                               ALU <= K | P;
                                                  C <= 1;
438 //
                        SEC
                               ALU <= ~K & P;
439 //
        0_10_00 00
                        CLI
                                                  I <= 0;
440
   //
        0_10_00 10
                        SEI
                               ALU <= K | P;
                                                  I <= 1;
441 //
        0_10_00 00
                        CLD
                               ALU <= ~K & P;
                                                  D \le 0;
442 //
        0_10_00 10
                        SED
                               ALU <= K | P;
                                                  D <= 1;
443 //
        0_10_00 00
                        CLV
                               ALU <= ~K & P;
                                                  V <= 0;
444 //
        0_10_00 00
445
   //
                        REP
                               ALU <= ~M & P;
                                                  P <= ALU;
                               ALU <= M | P;
446 //
        0_10_00 10
                                                  P <= ALU;
                        SEP
447 //
        0_01_00 00
                        ASL
                               ALU \leftarrow \{R[6:0], Ci\} N \leftarrow ALU[7]; Z \leftarrow ALU; C \leftarrow R[7];
448
   //
                               ALU \leftarrow \{R[6:0], Ci\} N \leftarrow ALU[7]; Z \leftarrow ALU; C \leftarrow R[7];
449
   //
        0_01_00 00
                        ROL
                               450 //
        0_01_00 01
                        LSR
451 //
        0_01_00 01
                        ROR
452 //
453 //
        0_00_01 00
                        INC
                               ALU <= Q + K + 1; N <= ALU[7]; Z <= ~ | ALU;
454 //
        0_00_01 00
                               ALU <= Q + \sim K + 0; N <= ALU[7]; Z <= \sim |ALU;
                        DEC
455 //
        0_00_01 00
                        CMP
                               ALU <= Q + ~M + 1; N <= ALU[7]; Z <= ~ | ALU;
456
   //
457 //
        0_00_10 00
                        ADC
                               ALU <= Q + M + C; N <= ALU[7]; Z <= ~ | ALU;
                                                  V <= OV;
458 //
                                                                C <= COut;
459 //
        0_00_10 00
                        SBC
                               ALU \leftarrow Q + \simM + C; N \leftarrow ALU[7]; Z \leftarrow \sim ALU;
460 //
                                                  V <= OV;
                                                                C <= COut;
461
462 // CCSel - Condition Code Select
463
464 localparam pTRUE = 4'd0;
                                 // Set CC_Out TRUE
465 //
466 localparam pCC
                     = 4'd8;
                                 // Set CC_Out if Carry Clear
                                                                      (C Clear)
467 localparam pCS
                     = 4'd9;
                                 // Set CC_Out if Carry Set
                                                                       (C Set)
468 localparam pNE
                     = 4'd10;
                                 // Set CC_Out if Not Equal to Zero
                                                                      (Z Clear)
                                 // Set CC_Out if Equal to Zero
// Set CC_Out if Not Overflow
469 localparam pEQ
                     = 4'd11;
                                                                       (Z Set)
470 localparam pVC
                     = 4'd12;
                                                                       (V Clear)
471 localparam pVS
                     = 4'd13;
                                 // Set CC_Out if Overflow
                                                                       (V Set)
472 localparam pPL
                     = 4'd14;
                                 // Set CC_Out if Plus
                                                                       (N Clear)
                                 // Set CC_Out if Negative
473 localparam pMI
                     = 4'd15;
                                                                      (N Set)
474 //
```

```
475 localparam pPSW = 4'd0;
                              // Set P from ALU Output (PLP | Set/Clr instruction)
                   = 4'd1;
                              // Set P[4] when P pushed using BRK instruction
476 localparam pBRK
477 localparam pZ
                    = 4'd2;
                              // Set Z = \sim | (A \& M)
478 localparam pNVZ = 4'd3;
                              // Set N and V flags from M[7:6], and Z = \sim (A & M)
479 localparam pPHP
                   = 4'd4;
                              // Set P[4] when P pushed using PHP instruction
480 localparam pNZ
                   = 4 \cdot d5;
                              // Set N and Z flags from ALU Output
481 localparam pNZC = 4'd6;
                              // Set N, Z, and C flags from ALU Output
482 localparam pNVZC = 4'd7;
                              // Set N, V, Z, and C from ALU Output
483
485 //
486 // Declarations
487 //
489 // Functional Unit Select/Enables
490
491 wire
           En_LST;
                                  // Load/Store/Transfer Enable
                                  // Logic Unit Enable
492 wire
           En_LU;
           En SU;
                                  // Shift/Rotate Unit Enable
493 wire
           En_AU;
494 wire
                                  // Adder Unit Enable
495 wire
           En_DU;
                                  // Decimal (BCD) Unit Enable
496
497 // ALU Busses
498
499 wire
           [7:0] G, H, L;
                                  // LU Input Busses
500 wire
           [7:0] W, U, Q;
                                  // Adder Left Operand Input Busses (SU <= W)
                                  // Adder Right Operand Input Busses
501 wire
           [7:0] E, F, R;
502
503 reg
           Ci;
                                  // Adder Carry In signal
504
505 // ALU Component Output Busses
506
507 wor
           [8:0] Out;
                                  // ALU Output
508 wor
           OV;
                                  // ALU Adder Overflow Flag
509 wor
           Valid;
                                  // ALU Output Valid
510
511 wire
           COut;
                                  // Carry Out -> input to C
512 wire
           LU_Z;
                                  // Zero Detector for BIT/TRB/TSB/BBR/BBS
513
514 // ALU Registers
515
516 wire
           SelA, SelX, SelY, SelP; // ALU Register Selects
517
518 wire
           N, V, D, Z, C;
                                  // ALU PSW flags
519
521 //
522 //
       Implementation
523 //
524
525 // ALU Functional Unit Selection
526
527 assign En_LST = En & FU_Sel[4];
                                      // Load/Store/Transfer
528 assign En_LU = En & FU_Sel[3];
                                     // AND/OR/XOR/BIT/TRB/TSB/RMB/SMB/BBR/BBS
                                                       // Shift/Rotate
529 assign En_SU = En & FU_Sel[2];
530 assign En_AU = En \& ((FU_Sel[1] \& ~D) | FU_Sel[0]); // Binary Adder
531 assign En_DU = En \& (FU_Sel[1] \& D);
                                                       // Decimal Adder
532
533 // If no functional unit selected, then assert Valid
534
535 assign Valid = ~ | FU_Sel;
536
       LU (Left Operand) Multiplexer
537 //
           00: L = M; 01: L = A;
538 //
539 //
           10: L = K; 11: L = P;
540
                                     // ? A : M;
541 assign G = ((QSel[0]) ? A : M);
                                      // ? P : K;
542 assign H = ((QSel[0]) ? P : K);
543 assign L = ((QSel[1]) ? H : G);
544
545 // AU/SU (Left Operand) Multiplexer
546 //
           00: Q = M; 01: Q = A;
547 //
           10: Q = X; 11: Q = Y;
548
                                     // ? A : M; INC/DEC/CMP/ADC/SBC
549 assign W = ((QSel[0]) ? A : M);
550 assign U = ((QSel[0]) ? Y : X);
                                      // ? Y : X; INY/DEY/CPY, INX/DEX/CPX
551 assign Q = ((QSel[1]) ? U : W);
552
553 // LU/AU (Right Operand) Multiplexer
```

```
00: R = M; 01: R = A;
555 //
            10: R = 0; 11: R = P;
556
                                        // ? A : M; ADC/SBC/CMP
557 assign E = ((RSel[0]) ? A : M);
558 assign F = ((RSel[0]) ? P : K);
                                         // ? P : K; INC/DEC, CLC/.../CLV, REP/SEP
559 assign R = ((RSel[1]) ? F : E);
560
561 // Carry In Multiplexer
562
563 always @(*)
564 begin
565
        case(CSel)
566
             2'b00 : Ci <= C;
                                         // ADC/SBC/ROL/ROR
567
             2'b01 : Ci <= Q[7];
                                         // ASR (Reserved for future use)
568
             2'b10 : Ci <= 0;
                                          // DEC/ASL/LSR
                                          // INC/CMP
569
             2'b11 : Ci <= 1;
570
        endcase
571 end
572
573 // Load/Store/Transfer Multiplexer Instantiation
574 //
        0
                : STZ
                 : STA/TAX/TAY/PHA/TAS
575 // 1
            X : STX/TXA/TXS/PHX/SAX/TXY
Y : STY/TYA/PHY/SAY/TYX
576 // 2
577 //
        3
578 //
        4
            Tmp: PEA/PEI (lo byte held in Tmp, Tmp pushed to stack after hi byte)
           S : TSX/TSA
P : PHP
579
   //
        5
580 //
        6
               : LDA/PLA/LDX/PLX/LDY/PLY/PLP
581 //
        7
            M
582
583 M65C02_LST LST (
                     .En(En_LST),
584
585
                     .OSel(OSel),
586
587
                     .A(A),
588
                     .X(X).
589
                     .Y(Y),
590
                     .Tmp(Tmp),
591
                     .S(S),
592
                     .P(P),
593
                     .M(M),
594
595
                     .Out(Out),
596
                     .Val(Valid)
                 );
597
598
599 // Logic Unit Instantiation
600 //
            AND/ORA/EOR/BIT/TRB/TSB
601 //
            RMBx/SMBx/BBRx/BBSx
602 //
            SEC/CLC/SEI/CLI/SED/CLD/CLV
603 //
            REP/SEP
604
605 M65C02_LU LU (
606
                     .En(En_LU),
607
608
                     .Op(Op),
609
                     .L(L),
610
                     .M(R),
611
                     .Out(Out),
612
613
                     .Z(LUZ),
614
                     .Val(Valid)
615
                );
616
617 //
        Shift Unit Instantiation
618 //
           SU, Ci - ASL/ROL/LSR/ROR
619 //
                support for adding ASR instruction is included
620 //
                support for adding ASL overflow detection also included
621
622 M65C02_SU
623
                     .En(En_SU),
624
625
                     .Op(Op[0]),
626
                     .SU(Q),
627
                     .Ci(Ci),
628
629
                     .Out(Out),
630
                     .OV(OV),
631
                     .Val(Valid)
632
                );
```

```
Adder (Binary and Decimal Adders) Instantiation
634 //
635 //
           Binary Adder Unit Implementation (INC/INX/INY/DEC/DEX/DEY/CMP/ADC/SBC)
636 //
           Decimal (BCD) Adder Unit Implementation (ADC/SBC (Decimal-Only))
637
638 M65C02_Add AU (
639
                   .Rst(Rst),
640
                   .Clk(Clk),
641
                   .En_AU(En_AU),
642
                   .En DU(En DU),
643
644
                   .Op(Op[0]),
645
646
                   .Q(Q),
647
                   .R(R),
648
                   .Ci(Ci),
649
650
                   .Out(Out),
                   .OV(OV),
651
652
                   .Val(Valid)
653
654
655 // Define ALU Output
656
657 assign DO
              = Out[7:0];
658 assign COut = Out[8];
659 assign Val = Valid;
660
661 // Condition Code Output
662 //
           Additional multiplexer to support BBRx/BBSx instructions included.
663
664 always @(posedge Clk)
665 begin
666
       if(Rst)
667
           CC_Out <= #1 1;
       else
668
669
           case(CCSel)
670
              pCC
                      : CC_Out <= #1 ~C;
671
               pCS
                      : CC_Out <= #1 C;
: CC_Out <= #1 ((En_LU) ? ~LU_Z : ~Z);
672
               pNE
673
               pEQ
                      : CC_Out <= #1 ((En_LU) ? LU_Z : Z);
                      : CC_Out <= #1 ~V;
: CC_Out <= #1 V;
674
               pVC
               pVS
675
                      : CC_Out <= #1 ~N;
676
               pPL
677
               IMq
                      : CC_Out <= #1
678
               default : CC_Out <= #1 1;
           endcase
679
680 end
681
683 //
684 //
       Internal ALU Registers (Distributed Dual-Port SRAM)
685 //
686
687 M65C02_WrSel
                   WrSel (
                       .Rst(Rst),
688
689
                       .Clk(Clk),
690
                       .Reg_WE(Reg_WE),
691
692
                       .WSel(WSel),
693
694
                       .SelA(SelA),
695
                       .SelX(SelX),
696
                       .SelY(SelY),
697
                       .SelP(SelP),
698
699
                       .SelS(SelS)
                   );
700
701
703 //
704 // A - Accumulator
705 //
706
707 assign WE_A = SelA & Valid & Rdy;
708
709 always @(posedge Clk)
710 begin
711
       if(Rst)
```

```
712
         A <= #1 0;
713
      else if(WE_A)
714
         A <= #1 Out;
715 end
716
718 //
719 // X - Pre-Index Register
720 //
721
722 assign WE_X = SelX & Valid & Rdy;
723
724 always @(posedge Clk)
725 begin
726
      if(Rst)
727
         X <= #1 0;
      else if(WE_X)
728
729
         X <= #1 Out;
730 end
731
733 //
734 // Y - Post-Index Register
735 //
736
737 assign WE_Y = SelY & Valid & Rdy;
738
739 always @(posedge Clk)
740 begin
741
      if(Rst)
         Y <= #1 0;
742
743
      else if(WE_Y)
744
         Y <= #1 Out;
745 end
746
748 //
749 // P - Processor Status Word: {N, V, 1, B, D, I, Z, C}
750 //
751
                PSW (
752 M65C02_PSWv2
753
                   .Clk(Clk),
754
755
                   .SO(SO),
756
                   .Clr_SO(Clr_SO),
757
                    .SelP(SelP),
758
759
                   .Valid(Valid),
760
                   .Rdy(Rdy),
761
762
                   .ISR(ISR),
763
764
                   .CCSel(CCSel[2:0]),
765
766
                   .M(M[7:6]),
767
                   .OV(OV),
768
                   .LU_Z(LU_Z),
769
                   .COut(COut),
770
                   .DO(DO),
771
772
                   .P(P),
773
774
                   .N(N),
775
                   .V(V),
776
                   .D(D),
777
                   .Z(Z),
778
                   .C(C)
                );
779
780
781 endmodule
```

```
2 //
3 //
      ALU Load/Store/Transfer module for M65C02A soft-core microcomputer project.
4
  //
5
      Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
6
  //
  //
      All rights reserved. The source code contained herein is publicly released
8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 //
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
      You should have received a copy of the GNU General Public License along with
20 //
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
      Further, no use of this source code is permitted in any form or means
27 //
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                    M. A. Morris & Associates
41 // Engineer:
                     Michael A. Morris
42 //
43 // Create Date:
                    17:06:48 09/15/2013
44 // Design Name:
                    WDC W65C02 Microprocessor Re-Implementation
45 // Module Name:
                    M65C02_LST.v
46 // Project Name:
                     C:\XProjects\ISE10.1i\M6502A
47 // Target Devices: Generic SRAM-based FPGA
48 // Tool versions:
                    Xilinx ISE10.1i SP3
49 //
50 // Description:
51 //
52 // Dependencies:
                    None.
  //
54 // Revision:
55 //
                            Initial coding. Pulled implementation details from
56
  //
      0.01
             13115
                    MAM
57 //
                            the parent module, M65C02_ALU.v, and generated a
58 //
                            standalone module instantiated in the parent.
59 //
60 // Additional Comments:
61 //
63
64 module M65C02_LST(
65
      input
66
      input
             [2:0] OSel,
67
             [7:0] A,
68
      input
69
      input
             [7:0] X,
70
      input
             [7:0] Y,
71
             [7:0] Tmp,
      input
72
             [7:0] S,
      input
73
             [7:0] P,
      input
74
      input
             [7:0] M,
75
      output [8:0] Out,
76
77
      output
             Val
78);
79
```

```
81 //
 82 // Declarations
 83 //
 84
 85 wor
            [8:0] Mux;
 86 reg
            [7:1] Sel;
 87
 89
   //
 90 //
        Implementation
 91 //
 92
 93 always @(*)
 94 begin
 95
        casex({En, OSel})
 96
           4'b0000 : Sel <= 7'h00;
 97
            4'b0001 : Sel <= 7'h00;
            4'b0010 : Sel <= 7'h00;
98
            4'b0011 : Sel <= 7'h00;
99
100
            4'b0100 : Sel <= 7'h00;
101
            4'b0101 : Sel <= 7'h00;
102
            4'b0110 : Sel <= 7'h00;
            4'b0111 : Sel <= 7'h00;
103
104
            4'b1000 : Sel <= 7'h00;
105
            4'b1001 : Sel <= 7'h01;
            4'b1010 : Sel <= 7'h02;
106
            4'b1011 : Sel <= 7'h04;
107
108
            4'b1100 : Sel <= 7'h08;
109
            4'b1101 : Sel <= 7'h10;
            4'b1110 : Sel <= 7'h20;
110
            4'b1111 : Sel <= 7'h40;
111
112
        endcase
113 end
114
115 // Load/Store/Transfer Multiplexer
116
117 // Generate wired-OR multiplexer
118
119 assign Mux = ((Sel[1]) ? {1'b0, A}
                                          : 0);
                                                     // STA/TAX/TAY/TAS/PHA
120 assign Mux = ((Sel[3]) ? {1'b0, X} : 0);
121 assign Mux = ((Sel[3]) ? {1'b0, Y} : 0);
122 assign Mux = ((Sel[4]) ? {1'b0, Tmp} : 0);
                                                     // STX/TXA/TXS/PHX
                                                     // STY/TYA/PHY
                                                     // PHW/PHR
123 assign Mux = ((Sel[5]) ? {1'b0, S}
124 assign Mux = ((Sel[6]) ? {1'b0, P}
125 assign Mux = ((Sel[7]) ? {1'b0, M}
                                                     // TSX/TSA
                                          : 0);
                                          : 0);
                                                     // PHP
                                                     // LDA/PLA/LDX/PLX/LDY/PLY/PLP
                                          : 0);
126
127 // Assign Module Outputs
128
129 assign Out = Mux;
130 assign Val = En;
131
132 endmodule
```

```
2 //
3 //
     ALU Logic Unit module for M65C02A soft-core microcomputer project.
4
  //
5
      Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
6
  //
  //
      All rights reserved. The source code contained herein is publicly released
8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
27 //
      Further, no use of this source code is permitted in any form or means
28 //
      without inclusion of this banner prominently in any derived works.
29
  //
30 //
      Michael A. Morris <morrisma at mchsi dot com>
      164 Raleigh Way
31 //
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                    M. A. Morris & Associates
41 // Engineer:
                    Michael A. Morris
42 //
43 // Create Date:
                    08:48:13 09/15/2013
44 // Design Name:
                    WDC W65C02 Microprocessor Re-Implementation
45
  // Module Name:
                    M65C02_LU.v
46 // Project Name:
                    C:\XProjects\ISE10.1i\M6502A
47 // Target Devices: Generic SRAM-based FPGA
48 // Tool versions:
                    Xilinx ISE10.1i SP3
49 //
50 // Description:
51 //
52 // Dependencies:
                    None.
53
  //
54 // Revision:
55 //
56
  //
      0.01
             13115
                    MAM
                           Initial coding. Pulled implementation details from
57 //
                           the parent module, M65C02_ALU.v, and generated a
58 //
                           standalone module instantiated in the parent.
59 //
60 // Additional Comments:
61 //
63
64 module M65C02_LU(
65
      input En,
66
             [1:0] Op,
67
      input
68
      input
             [7:0] L.
69
      input
             [7:0] M,
70
71
      output reg [8:0] Out,
72
      output Z,
73
74
      output Val
75);
76
78 //
79 //
      Implementation
```

```
2 //
3 //
     ALU Logic Unit module for M65C02A soft-core microcomputer project.
4
  //
5
      Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
6
  //
  //
      All rights reserved. The source code contained herein is publicly released
8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
27 //
      Further, no use of this source code is permitted in any form or means
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
     Michael A. Morris <morrisma_at_mchsi_dot_com>
      164 Raleigh Way
31 //
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                    M. A. Morris & Associates
41 // Engineer:
                    Michael A. Morris
42 //
43 // Create Date:
                    08:48:13 09/15/2013
44 // Design Name:
                    WDC W65C02 Microprocessor Re-Implementation
45
  // Module Name:
                    M65C02_LU.v
46 // Project Name:
                    C:\XProjects\ISE10.1i\M6502A
47 // Target Devices: Generic SRAM-based FPGA
48 // Tool versions:
                    Xilinx ISE10.1i SP3
49 //
50 // Description:
51 //
52 // Dependencies:
                    None.
53
  //
54 // Revision:
55 //
56
  //
      0.01
             13115
                    MAM
                           Initial coding. Pulled implementation details from
57 //
                           the parent module, M65C02_ALU.v, and generated a
58 //
                           standalone module instantiated in the parent.
59 //
60 // Additional Comments:
61 //
63
64 module M65C02_LU(
65
      input En,
66
      input
             [1:0] Op,
67
68
      input
             [7:0] L.
69
      input
             [7:0] M,
70
71
      output reg [8:0] Out,
72
      output Z,
73
74
      output Val
75);
76
78 //
79 //
      Implementation
```

```
81
82 always @(*)
83 begin
84
           if(En)
85
                  case(Op)
                         2'b00 : Out <= ~L & M; // TRB/RMBx/SEC/SEI/SED

2'b01 : Out <= L & M; // AND/BIT/BBRx/BBSx

2'b10 : Out <= L | M; // ORA/TSB/SMBx/CLC/CLI/CLD/CLV

2'b11 : Out <= L ^ M; // EOR
86
87
88
89
90
                   endcase
91
            else
92
                  Out <= 0;
93 end
94
95 assign Z = ((En) ? ~ | (L & M) : 0);
96 assign Val = En;
97
98 endmodule
```

```
2 //
3 //
      ALU Shift/rotate Unit module for M65C02A soft-core microcomputer project.
4
  //
5
      Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
6
  //
  //
      All rights reserved. The source code contained herein is publicly released
8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 //
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
      You should have received a copy of the GNU General Public License along with
20 //
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
      Further, no use of this source code is permitted in any form or means
27 //
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 // Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                    M. A. Morris & Associates
41 // Engineer:
                     Michael A. Morris
42 //
43 // Create Date:
                     08:15:35 09/15/2013
44 // Design Name:
                    WDC W65C02 Microprocessor Re-Implementation
45 // Module Name:
                    M65C02_SU.v
46 // Project Name:
                     C:\XProjects\ISE10.1i\M6502A
47 // Target Devices:
                    Generic SRAM-based FPGA
48 // Tool versions:
                    Xilinx ISE10.1i SP3
49 //
50 // Description:
51 //
52 // Dependencies:
                    None.
53
  //
54 // Revision:
55 //
56 //
                            Initial coding. Pulled implementation details from
      0.01
             13T15
                     MAM
57 //
                            the parent module, M65C02_ALU.v, and generated a
58 //
                            standalone module instantiated in the parent.
59 //
60 //
      1.00
             13J23
                     MAM
                            Corrected error in the operation multiplexer. Op = 1
61 //
                            is for right shift/rotate operations, and Op = 0 is
62 //
                            for left shift/rotate operations.
63 //
64 // Additional Comments:
65 //
  67
68 module M65C02_SU(
      input
69
70
71
      input
             Οp,
72
             [7:0] SU,
      input
73
      input
             Ci,
74
      output reg [8:0] Out,
75
76
      output reg OV,
77
      output
             Val
78);
79
```

```
2 //
 3 //
      ALU dual-mode Adder Unit module for M65C02A soft-core microcomputer project.
 4
  //
 5
      Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
 6
  //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
 9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
27 //
      Further, no use of this source code is permitted in any form or means
28 //
      without inclusion of this banner prominently in any derived works.
29
  //
30 // Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                     M. A. Morris & Associates
41 // Engineer:
                     Michael A. Morris
42 //
43 // Create Date:
                     14:50:14 09/15/2013
44 // Design Name:
                     WDC W65C02 Microprocessor Re-Implementation
45
  // Module Name:
                     M65C02_Add
46 // Project Name:
                     C:\XProjects\ISE10.1i\M6502A
47 // Target Devices: Generic SRAM-based FPGA
48 // Tool versions:
                     Xilinx ISE10.1i SP3
49 //
50 // Description:
51 //
52 // Dependencies:
                     None.
53
  //
54 // Revision:
55 //
56 // 0.01
             13115
                     MAM
                            Created module based on the M65C02A_Add.v module.
57 //
58 //
      1.00
             13K09
                            Reverted BCD addition/subtraction to single-cycle
                     MAM
59 //
                            operation -- Removed pipeline registers for BCD
                            results. Thus, binary addition/subtraction performed
60 //
61 //
                            during first half of the cycle, and BCD adjustment
62 //
                            performed during the second half of the cycle.
63 //
64
  //
      1.01
             14F21
                     MAM
                            Put the module back to the state indicated for 1.00.
65 //
  // Additional Comments:
67 //
69
70 module M65C02_Add(
71
             Rst,
      input
                                // Module Reset
72
      input
             Clk.
                                // System Clock
73
74
                                // Enable Binary Adder Functional Unit
      input
             En AU,
                                // Enable Decimal Adder Functional Unit
75
             En_DU,
      input
76
      input
                                // Adder Operation: 0 - Addition; 1 - Subtract
77
78
      input
              [7:0] Q,
                                // Adder Input Q
                                // Adder Input R
79
      input
             [7:0] R.
```

```
// Adder Carry In
        input
81
       output [8:0] Out,
82
83
       output OV,
84
        output
               Val
85);
86
88 //
89 //
       Declarations
90 //
91
92 wire
           [7:0] M;
                                  // Right Operand: if(Op) M = ~R, else M = R
93
94 reg
                                   // Pipelined/Registered Control Signals
           rEn DU;
95 reg
           rOp;
96
97 wire
           [7:0] S;
                                  // Intermediate Binary Sum: S <= A + B + Ci
98 wire
           C7, C6, C3;
                                  // Sum Carry Out from Bitn
99
100 reg
           [7:0] rS;
                                   // BCD mode first stage binary sum register
101 reg
           rC7, rC3;
                                  // BCD mode first stage carry registers
102
103 reg
           MSN_GT9, MSN_GT8, LSN_GT9; // Digit value comparator signals
104
105 reg
           [1:0] DA;
                                   // Decimal Adjust Controls
                                   // Second stage BCD adjusted registers
106 reg
           [7:0] Adj;
107
108 reg
            [7:0] BCD;
                                   // Second stage adjusted Sum
109 reg
           BCD_Co, BCD_OV, BCD_Val;
110
111 wor
           [8:0] Sum;
112 wor
           Valid;
113 wor
114
116 //
117 //
       Implementation
118 //
119
120 // Capture Input Control Signals
121
122 assign Rst_Add = (Rst | (~(En_AU ^ En_DU)));
123
124 always @(negedge Clk or posedge Rst_Add)
125 begin
126
       if(Rst Add)
127
           {rEn_DU, rOp} <= #1 0;
128
129
            {rEn_DU, rOp} <= #1 {En_DU, Op};
130 end
131
132 // Adder First Stage - Combinatorial; Binary Sums and Carries
133
134 assign M = ((Op) ? \sim R : R);
135
136 assign \{C3, S[3:0]\} = Q[3:0] + M[3:0] + Ci;
137 assign \{C6, S[6:4]\} = Q[6:4] + M[6:4] + C3;
138 assign \{C7, S[7]\} = Q[7] + M[7] + C6;
139
140 // Adder Binary Stage - Output (Binary Sum and Carry)
141
142 assign \{Valid, V, Sum\} = ((En_AU) ? \{En_AU, (C7 ^ C6), \{C7, S\}\} : 0);
143
144 // Propagate binary sum and carry to Adder Second Stage - Decimal Adder
145
146 always @(negedge Clk or posedge Rst_Add)
147 begin
148
       if(Rst_Add)
149
           {rC7, rC3, rS} <= #1 0;
150
        else if(En_DU)
151
           {rC7, rC3, rS} <= #1 {C7, C3, S};
152 end
153
154 // Generate Digit/Nibble Value Comparators
155
156 always @(*)
157 begin
158
       case(rS[7:4])
```

```
4'b0000 : {MSN_GT9, MSN_GT8} <= 2'b00;
160
             4'b0001 : {MSN_GT9, MSN_GT8}
                                            <= 2'b00;
161
             4'b0010 : {MSN_GT9, MSN_GT8} <= 2'b00;
162
             4'b0011 : {MSN_GT9, MSN_GT8} <= 2'b00;
163
             4'b0100 : {MSN_GT9, MSN_GT8}
                                            <= 2'b00;
             4'b0101 : {MSN_GT9, MSN_GT8} <= 2'b00;
164
165
             4'b0110 : {MSN_GT9, MSN_GT8} <= 2'b00;
                                            <= 2'b00;
             4'b0111 : {MSN_GT9, MSN_GT8}
166
167
             4'b1000 : {MSN_GT9, MSN_GT8} <= 2'b00;
             4'b1001 :
                        {MSN_GT9, MSN_GT8} <= 2'b01;
168
             4'b1010 : {MSN_GT9, MSN_GT8} <= 2'b11;
169
170
             4'b1011 : {MSN_GT9, MSN_GT8} <= 2'b11;
171
             4'b1100 : {MSN_GT9, MSN_GT8} <= 2'b11;
             4'b1101 : {MSN_GT9, MSN_GT8} <= 2'b11;
172
173
             4'b1110 : {MSN_GT9, MSN_GT8} <= 2'b11;
4'b1111 : {MSN_GT9, MSN_GT8} <= 2'b11;
174
175
         endcase
176 end
177
178 always @(*)
179 begin
180
        case(rS[3:0])
             4'b0000 : LSN_GT9 <= 0;
4'b0001 : LSN_GT9 <= 0;
181
182
183
             4'b0010 : LSN_GT9 <= 0;
             4'b0011 : LSN_GT9 <= 0;
184
             4'b0100 : LSN GT9 <= 0;
185
             4'b0101 : LSN_GT9 <= 0;
186
187
             4'b0110 : LSN_GT9 <= 0;
             4'b0111 : LSN_GT9 <= 0;
188
189
             4'b1000 : LSN_GT9 <= 0;
             4'b1001 : LSN_GT9 <= 0;
190
191
             4'b1010 : LSN_GT9 <= 1;
             4'b1011 : LSN_GT9 <= 1;
192
193
             4'b1100 : LSN GT9 <= 1;
194
             4'b1101 : LSN_GT9 <= 1;
195
             4'b1110 : LSN_GT9 <= 1;
196
             4'b1111 : LSN_GT9 <= 1;
197
         endcase
198 end
199
200 // Adder Decimal Stage - Decimal Adjustment Factor
201
202 always @(*)
203 begin
        if(rEn_DU) // Generate Decimal Mode Digit Adjust Signals
204
             if(rOp) begin // SBC Operations
DA[1] <= ~rC7 | (~rC3 & MSN_GT9);
205
206
207
                 DA[0] <= ~rC3;
208
             end else begin // ADC Operations
                 DA[1] <= (rC7 | MSN_GT9 | (MSN_GT8 & ~rC3 & LSN_GT9));
209
210
                 DA[0] <= rC3 | LSN_GT9;
211
             end
212
        else
213
             DA <= 0;
214 end
215
216 // Adder Decimal Stage - Decimal Adjustment Factor Selection
217
218 always @(*)
219 begin
220
         case({rOp, DA})
             3'b000 : Adj <= 8'h00; // 0
3'b001 : Adj <= 8'h06; // ±06 BCD
221
222
223
             3'b010 : Adj <= 8'h60;
                                       // ±60 BCD
224
             3'b011 : Adj <= 8'h66;
                                       // ±66 BCD
             3'b100 : Adj <= 8'h00;
                                       // 0
225
             3'b101 : Adj <= 8'hFA;
                                       // ±06 BCD
226
227
             3'b110 : Adj <= 8'hA0;
                                       // ±60 BCD
             3'b111 : Adj <= 8'h9A; // ±66 BCD
228
229
         endcase
230 end
231
232 // Adder Second Stage Result Register
233
234 always @(*)
235 begin
236
         \{BCD, BCD\_Val, BCD\_OV, BCD\_Co\} \leftarrow \{(rS[7:0] + Adj), \}
237
                                               rEn DU.
```

```
DA[1],
(rOp ^ DA[1]) };

239
end
241
242 // Adder Decimal Stage - Output
243
244 assign {Valid, V, Sum} = ((BCD_Val) ? {BCD_Val, BCD_OV, {BCD_Co, BCD}} : 0);

245
246 // Adder Output Valid and Overflow Outputs
247
248 assign Out = Sum;
249 assign OV = V;
250 assign Val = Valid;
251
252 endmodule
```

```
2 //
 3 //
      ALU Register Write Cntl module for M65C02A soft-core microcomputer project.
 4
  //
      Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
 5
 6
  //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
 9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
27 //
      Further, no use of this source code is permitted in any form or means
28 //
      without inclusion of this banner prominently in any derived works.
29
  //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                     M. A. Morris & Associates
41 // Engineer:
                     Michael A. Morris
42 //
43 // Create Date:
                     19:43:14 09/15/2013
44 // Design Name:
                     WDC W65C02 Microprocessor Re-Implementation
45
  // Module Name:
                     M65C02_WrSel.v
46 // Project Name:
                     C:\XProjects\ISE10.1i\MAM6502
47 // Target Devices:
                    Generic SRAM-based FPGA
48 // Tool versions:
                     Xilinx ISE10.1i SP3
49 //
50 // Description:
51 //
52 //
53
  // Dependencies:
54 //
55 // Revision:
56 //
57 //
      0.01
                            File Created
             13115
                     MAM
58 //
59 //
      1.00
             13J07
                            Updated headers and modified the original implemen-
                     MAM
60 //
                            tation to use two ROMs instead of one 64x5 ROM. One
61 //
                            ROM provides a direct decode of the Reg_WE field,
62 //
                            the other provides a decode of the WSel fiedl when
                            (Reg_WE == 3'b100). This change provides a signifi-
63 //
64 //
                            cant improvement to the M65C02_ALUv2 module when
65 //
                            synthesize as a standalone module.
66
  //
67 //
      1.10
             14F28
                            Adjusted comments to reflect changes made during
                     MAM
68 //
                            integration: (1) corrected the uP driven write
69
  //
                            enable logic to select PSW when writing A, X, or Y.
70 //
71 // Additional Comments:
72
  //
74
75 module M65C02_WrSel(
76
      input
             Rst,
77
      input
             Clk.
78
79
      input
             [2:0] Reg WE,
```

```
input
                  [2:0] WSel,
 81
 82
         output reg SelA,
 83
         output reg SelX,
 84
         output reg SelY,
         output reg SelP,
 85
 86
 87
         output reg SelS
 88 );
 89
 91 //
 92
    //
         Declarations
 93 //
 94
 95 reg
              uP_A, uP_X, uP_Y, uP_P, uP_S;
 96 reg
              iD_A, iD_X, iD_Y, iD_P, iD_S;
 97 wire
98
99 // Decode Register Write Enables
100
101 always @(*)
102 begin
103
         case(Reg_WE)
104
              3'b000 :
                        {uP_A, uP_X, uP_Y, uP_P, uP_S} <= #1 5'b000_0_0;
                         {uP_A, uP_X, uP_Y, uP_P, uP_S} <= #1 5'b100_1_0;
105
              3'b001:
                        {uP_A, uP_X, uP_Y, uP_P, uP_S} <= #1 5'b010_1_0;
106
              3'b010 :
              3'b011 : \{uP_A, uP_X, uP_Y, uP_P, uP_S\} \iff 15'b001_1_0;
107
108
              3'b100 :
                         {uP_A, uP_X, uP_Y, uP_P, uP_S} <= #1 5'b000_0_0;
              3'b101 : {uP_A, uP_X, uP_Y, uP_P, uP_S} <= #1 5'b000_0_1;
109
              3'b110 : {uP_A, uP_X, uP_Y, uP_P, uP_S} <= #1 5'b000_1_0;
3'b111 : {uP_A, uP_X, uP_Y, uP_P, uP_S} <= #1 5'b000_0_0;
110
111
112
         endcase
113 end
114
115 assign WE = (Reg_WE == 3'b100);
116
117 always @(*)
118 begin
119
         case({WE, WSel})
              4'b0000 : {iD_A, iD_X, iD_Y, iD_P, iD_S} <= #1 5'b000_0_0;
4'b0001 : {iD_A, iD_X, iD_Y, iD_P, iD_S} <= #1 5'b000_0_0;
120
121
              4'b0010 : {iD_A, iD_X, iD_Y, iD_P, iD_S} <= #1 5'b000_0_0;
122
              4'b0011 : {iD_A, iD_X, iD_Y, iD_P, iD_S} <= #1 5'b000_0_0;
4'b0100 : {iD_A, iD_X, iD_Y, iD_P, iD_S} <= #1 5'b000_0_0;
123
124
              4'b0101 : {iD_A, iD_X, iD_Y, iD_P, iD_S} <= #1 5'b000_0_0;
125
              4'b0110 : {iD_A, iD_X, iD_Y, iD_P, iD_S} <= #1 5'b000_0_0;
4'b0111 : {iD_A, iD_X, iD_Y, iD_P, iD_S} <= #1 5'b000_0_0;
126
127
              4'b1000 : {iD_A, iD_X, iD_Y, iD_P, iD_S} <= #1 5'b000_0_0;
4'b1001 : {iD_A, iD_X, iD_Y, iD_P, iD_S} <= #1 5'b100_1_0;
128
129
              4'b1010 : {iD_A, iD_X, iD_Y, iD_P, iD_S} <= #1 5'b010_1_0;
130
              4'b1011 : {iD_A, iD_X, iD_Y, iD_P, iD_S} <= #1 5'b001_1_0;
131
132
              4'b1100 :
                          {iD_A, iD_X, iD_Y, iD_P, iD_S} <= #1 5'b000_0_0;
              4'b1101 : {iD_A, iD_X, iD_Y, iD_P, iD_S} <= #1 5'b000_0_1;
133
              4'b1110 : {iD_A, iD_X, iD_Y, iD_P, iD_S} <= #1 5'b000_1_0;
4'b1111 : {iD_A, iD_X, iD_Y, iD_P, iD_S} <= #1 5'b000_1_0;
134
135
136
137 end
138
139 always @(negedge Clk or posedge Rst)
140 begin
141
         if(Rst)
              {SelA, SelX, SelY, SelP, SelS} <= #1 0;
142
143
         else begin
144
              SelA <= #1 (uP_A
                                  | iD_A);
145
              SelX <= #1 (uP_X
                                   iD X);
              SelY <= #1 (uP_Y | iD_Y);
146
147
148
              SelP <= #1 (uP_P | iD_P);
149
              11
150
              SelS <= #1 (uP_S | iD_S);
151
         end
152 end
153
154 endmodule
```

```
2 //
3 //
      ALU Status Register module for M65C02A soft-core microcomputer project.
 4 //
5
      Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
 6
  //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
      Further, no use of this source code is permitted in any form or means
27 //
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                     M. A. Morris & Associates
41 // Engineer:
                     Michael A. Morris
42 //
43 // Create Date:
                     22:14:57 10/02/2013
44 // Design Name:
                     WDC W65C02 Microprocessor Re-Implementation
45 // Module Name:
                     M65C02_PSWv2.v
46 // Project Name:
                     C:\XProjects\ISE10.1i\M6502A
47 // Target Devices:
                    Generic SRAM-based FPGA
48 // Tool versions:
                     Xilinx ISE10.1i SP3
49 //
50 // Description:
51 //
52 // Module implements the PSW of the M65C02_ALUv2 module.
53 //
54 // Dependencies:
                     None
55 //
56 // Revision:
57 //
58 //
      0.01
             13J02
                     MAM
                            File Created
59 //
      1.00
60 //
             13J02
                     MAM
                            Reverted back to using a case statement for genera-
61 //
                            ing multiplexer for a unitary 6-bit PSW register.
62 //
                            However, optimized the encoding of the least signi-
63 //
                            ficant 3 bits of the 4-bit CCSel field to maximize
64 //
                            performance and logic reduction. Left implementation
65 //
                            discussed below as comments after the released code.
66
  //
67 //
      1.01
             14A19
                     MAM
                            Note: two case statement members, pBRK & pPHP, are
68 //
                            included in the WE_P case statement. These CC select
69 //
                            conditions do not assert WE_P, but are included in
                            case statement below to allow the synthesizer to
70 //
71 //
                            further optimize the control logic/multiplexer for
72 //
                            each bit in the PSW register. Added comments to case
73 //
                            statement members pBRK and pPHP.
74 //
75 // Additional Comments:
76 //
77
  78
79 module M65C02_PSWv2(
```

```
input
              Clk,
81
82
       input
              SO.
83
       output Clr_SO,
84
85
       input
              SelP,
       input
86
              Valid.
87
       input
              Rdy,
88
89
       input
              ISR,
90
              [2:0] CCSel,
91
       input
92
93
       input
              [7:6] M,
94
       input
              OV,
95
       input
              LU_Z,
96
       input
              COut,
97
              [7:0] DO,
       input
98
       output [7:0] P,
99
100
101
       output N,
102
              V,
       output
103
       output
              D,
104
       output Z,
105
       output C
106);
107
109 //
110 //
       Local Parameters
111 //
112
113 localparam pPSW = 3'b000; // Set P from ALU
114 localparam pBRK = 3'b001; // Set P.4 when pushing P during interrupt handling
115 localparam pZ
                   = 3'b010; // Set Z = \sim (A & M)
   localparam pNVZ
                  = 3'b011;
                            // Set N and V flags from M[7:6], and Z = \sim (A & M)
117 localparam pPHP
                  = 3'b100;
                            // Set P.4 when executing PHP instruction
                  = 3 b101;
118 localparam pNZ
                            // Set N and Z flags from ALU
                            // Set N, Z, and C flags from ALU
                  = 3'b110;
119 localparam pNZC
120 localparam pNVZC = 3'b111; // Set N, V, Z, and C from ALU
121
123 //
124 //
       Declarations
125
   //
126
127 reg
           [5:0] PSW;
128 wire
129
131 //
132 //
       P - Processor Status Word: {N, V, 1, B, D, I, Z, C}
133 //
134
135 assign WE_P = (SelP | SO) & Valid & Rdy;
136
137 always @(posedge Clk)
138 begin
139
       if(ISR & Rdy)
           PSW <= #1 {1'b0, 1'b0, 1'b0, 1'b1, 1'b0, 1'b0};
140
141
       else if(WE_P)
142
           case(CCSel)
              pPSW : PSW <= #1 {DO[7],(DO[6]</pre>
143
                                             SO), DO[3:0]};
144
                    : PSW <= #1 {DO[7],(DO[6]
                                             SO), DO[3:0]);
              pBRK
145
              pΖ
                    : PSW <= #1
                                   N,(V
                                             SO),
                                                   D,
                                                        I, LU_Z,
                                                                  C};
                   : PSW <= #1
                                M[7],(M[6]
                                                                  c};
146
              pNVZ
                                             SO),
                                                   D,
                                                        I, LU Z,
                                                                  c};
                                             SO),
                   : PSW <= #1
147
              PHHP
                               {DO[7],(V
                                                   D,
                                                        I,~ DO ,
                                             SO),
148
              pNZ
                    : PSW <= #1
                               (DO[7],(V
                                                   D,
                                                        I,~ DO ,
                                                                  C};
                   : PSW <= #1 \{DO[7], (V)
149
              pNZC
                                             SO),
                                                   D,
                                                        I,~ DO ,COut};
150
              pNVZC : PSW <= #1 {DO[7],(OV
                                            | SO),
                                                   D.
                                                        I,~ DO ,COut};
151
           endcase
152 end
153
154 // Decode PSW bits
155
156 assign N = PSW[5]; // Negative, nominally Out[7], but M[7] if BIT/TRB/TSB
157 assign V = PSW[4]; // oVerflow, nominally OV, but M[6] if BIT/TRB/TSB
158 assign D = PSW[3]; // Decimal, set/cleared by SED/CLD, cleared on ISR entry
```

```
159 assign I = PSW[2]; // Interrupt Mask, set/cleared by SEI/CLI, set on ISR entry
160 assign Z = PSW[1]; // Zero, nominally ~|Out, but ~|(A&M) if BIT/TRB/TSB
161 assign C = PSW[0]; // Carry, set by ADC/SBC, and ASL/ROL/LSR/ROR instructions
162
163 // Assign PSW bits to P (PSW output port)
164
165 assign BRK = (CCSel == pBRK);
166 assign PHP = (CCSel == pPHP);
167
168 assign P = {N, V, 1'bl, (BRK | PHP), D, I, Z, C};
169
170 // Generate for Acknowledge SO Command
171
172 assign Clr_SO = SO & Valid & Rdy;
173
174 endmodule
```

```
2 //
 3 //
      MMU module for M65C02A soft-core microcomputer project.
 4 //
5
      Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
 6 //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 //
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
      You should have received a copy of the GNU General Public License along with
20 //
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
      Further, no use of this source code is permitted in any form or means
27 //
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                     M. A. Morris & Associates
41 // Engineer:
                      Michael A. Morris
42 //
43 // Create Date:
                      09:39:42 12/21/2013
44 // Design Name:
                     WDC W65C02 Microprocessor Re-Implementation
45 // Module Name:
                     M65C02_MMU
46 // Project Name:
                     C:\XProjects\ISE10.1i\M65C02Duo
47 // Target Devices: Generic SRAM-based FPGA
48 // Tool versions:
                     Xilinx ISE10.1i SP3
49 //
50 // Description:
51 //
52 // This module implements a simple memory management unit for the M65C02 soft-
      core microprocessor. It uses dual-ported distributed memory to map a virtual
54 //
      address to a physical address and a chip enable. The uppermost 4 bits of the
      16-bit M65C02 virtual address plus a Kernel/User mode input is used to
55 //
56 //
      address a set of 32 memory mapping registers.
57 //
58 //
      This MMU only provides simple address substitution and chip select genera-
59 //
      tion. Address arithmetic and range checking could be added, but the addi-
      tional logic in the critical address output data path will result in lower
60 //
61 //
      performance. Provisions are included in the module to allow the module to be
62 //
      expanded to support Kernel/User mode and access controls for virtual memory.
      The present implementation only supports a simple mapping from virtual to
63 //
64 //
      physical address, but is does allow the total address space to be expanded
65 //
      to more that 4MB.
66 //
67 //
      The 16-bit mapping register is defined by the following structure:
68 //
69 //
          MMU \leftarrow \{(Rsvd[2:0], WS, CS[3:0], PA[19:12]\}
70 //
71 //
      Rsvd[2:0]
                  : reserved for future use as access controls for each segment.
72 //
                  : insert a number of internal wait states determined by pWS_Out.
73 //
      CS[3:0]
                  : selects the chip select to use for each segment.
74 //
      PA[19:12]
                  : most significant 8 bits of the physical address of a segment.
75 //
76 //
      The uppermost three bits are currently not implemented. There are plans to
77 //
      modify the M65C02 core to support Kernel/User mode and potentially virtual
78 //
      memory. These three bits are reserved for this purpose at this time in order
79 //
      that a future MMU module can be dropped into the design without any signifi-
```

```
cant changes required to the implementation of the M65C02A microprocessor.
81 //
82 // Dependencies:
                      None
83 //
84 // Revision:
85 //
86 //
       0.00
              13L21
                             Initial File Creation
                      MAM
87 //
88 //
       1.00
              14G04
                      MAM
                             Modified to support 32 2kB pages. Reduced the PA
                             range from PA[19:0] to PA[18:0]. Changes total
89
   //
90 //
                             potential external address space from 4MB to 2MB.
91 //
92
   //
       1.10
               14G28
                              Restored the external address space to 4MB. Setup
                      MAM
 93 //
                              the module to support Kernel/User mode and access
94 //
                              controls.
95
   //
96 // Additional Comments:
 97 //
99
100 module M65C02_MMU #(
101
       parameter pMAP_Init = "Pgms/M65C02_MMU32.coe" // MAP RAM Initialization
102 )(
103
       input
              Rst.
                                         // System Reset
       input
104
              Clk,
                                         // System Clock
105
106
       input
              Rdv,
                                         // M65C02A Microcycle Ready Signal
107
108
       // MMU General Inputs
109
       input
110
              Mode.
                                         // M65C02A Operating Mode
111
       input
               Sync,
                                         // M65C02A Instruction Fetch Strobe
112
       input
               [ 1:0] IO_Op,
                                         // M65C02A IO Operation
113
              [15:0] VA,
                                         // M65C02A Virtual Address
114
       input.
115
116
       // MAP/MMU/Vec Management Interface
117
118
                                         // MMU Mapping Registers Select
       input
               Sel MAP.
119
       input
              Sel_MMU,
                                         // MMU Status Register Select
120
       input
               WE,
                                         // MMU Write Enable
121
       input
              RE,
                                         // MMU Read Enable
                                         // MMU Register Select
122
       input
              [4:0] Sel,
       input
               [7:0] MMU_DI,
                                         // MMU Register Data Input
123
124
       output
              [7:0] MMU_DO,
                                         // MMU Register Data Output
125
126
       // MAP Virtual-Physical Mapping Interface
127
128
              [19:0] PA,
                                         // MMU Physical (Mapped) Address Output
       output
              [15:1] CE,
                                         // MMU Chip Enable Output
129
       output
       output Int_WS,
                                         // MMU Interanal Wait State Request
130
131
132
       // MAP Access Violation and Mapping Error Interface
133
134
       output ABRT
                                         // Memory Cycle ABoRT trap output
135 );
136
138 //
139 // Declarations
140 //
141
           [15:0] MAP [31:0];
                                         // MMU Map RAM - LUT-based Dual-Port RAM
142 reg
           [15:0] MAP_DI, MAP_SPO;
143 wire
                                         // MMU Map RAM Data I/O Busses
144 wire
           MAP_WE, MAP_RE;
                                         // MMU Map RAM Write and Read Enables
145
           [ 4:0] Page;
146 wire
                                         // MMU Map RAM Page Select
                                         // MMU Map RAM Dual-Port RAM Output
147 wire
           [15:0] MAP_DPO;
148 reg
           [15:1] CS_Out;
                                         // One-Hot Decode Chip Select (CS)
149
151 //
152 //
       Implementation
153 //
154
155 //
       Implement Dual-Ported Distributed RAM for MMU MAP
156
157 initial
       $readmemh(pMAP_Init, MAP, 0, 31);
158
```

```
160 assign MAP_WE = Sel_MAP & WE & Rdy;
161 assign MAP_DI = ((VA[0]) ? {MMU_DI, MAP_SPO[7:0]} : {MAP_SPO[15:8], MMU_DI});
162
163 always @(posedge Clk)
164 begin
165
       if(MAP_WE)
166
           MAP[Sel] <= #1 MAP_DI;
167 end
168
169 assign MAP_SPO = MAP[Sel];
170
171 // Provide multiplexer to read out the contents of the selected MMU register
172
173 assign MAP_RE = Sel_MAP & RE;
174 assign MMU_DO = ((MAP_RE) ? ((VA[0]) ? MAP_SPO[15:8] : MAP_SPO[7:0]) : 0);
175
177 //
178 //
       MMU Mapping Logic
179 //
180
181 // Map Virtual Address into Wait State, Chip Enable, and Physical Address
182
183 assign Page
                 = {Mode, VA[15:12]};
184 assign MAP_DPO = MAP[Page];
185
186 // Map the 4-bit encoded CS field of the MAP RAM into One-Hot CS output
187
188 always @(*)
189 begin
190
       case(MAP_DPO[11:8])
191
           4'b0000 : CS_Out[15:1] <= 15'b00000000_0000000;
192
           4'b0001
                    : CS_Out[15:1] <= 15'b00000000_0000001;
           4'b0010
                   : CS_Out[15:1] <= 15'b00000000_0000010;
193
194
           4'b0011
                   : CS_Out[15:1] <= 15'b00000000_0000100;
195
           4'b0100
                    : CS_Out[15:1] <= 15'b00000000_0001000;
196
           4'b0101
                   : CS_Out[15:1] <= 15'b00000000_0000000;
197
           4'b0110
                   : CS_Out[15:1] <= 15'b00000000_0000000;
                   : CS_Out[15:1] <= 15'b00000000_0000000;
198
           4'b0111
199
           4'b1000
                   : CS_Out[15:1] <= 15'b00000001_0000000;
200
           4'b1001
                    : CS_Out[15:1] <= 15'b00000010_0000000;
                   : CS Out[15:1] <= 15'b00000100 0000000;
201
           4'b1010
                   : CS_Out[15:1] <= 15'b00001000_0000000;
202
           4'b1011
203
           4'b1100
                    : CS_Out[15:1] <= 15'b00010000_0000000;
                   : CS_Out[15:1] <= 15'b00100000_0000000;
204
           4'b1101
205
                   : CS_Out[15:1] <= 15'b01000000_0000000;
           4'b1110
206
           4'b1111
                   : CS_Out[15:1] <= 15'b10000000_0000000;
207
       endcase
208 end
209
210 // Output the mapped physical address (PA), CE, and WS signals
211
212 assign PA
                 = {MAP_DPO[7:0], VA[11:0]};
213 assign CE
                 = CS Out;
214 assign Int_WS = MAP_DPO[12];
215
217 //
218 //
       MMU Access Validation and Page Modification Logic
219 //
220
221 assign ABRT = 1'b0;
222
223 endmodule
```

```
3 //
      SPI Master module for M65C02A soft-core microcomputer project.
 4 //
5
      Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
 6 //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
      Further, no use of this source code is permitted in any form or means
27 //
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                     Michael A. Morris
                      M. A. Morris & Associates
41 // Engineer:
42 //
43 // Create Date:
                      17:27:03 12/27/2013
44 // Design Name:
                      M65C02 Dual Core
45 // Module Name:
                      M65C02_SPIxIF.v
46 // Project Name:
                      C:\XProjects\ISE10.1i\M65C02Duo
47 // Target Devices: Generic SRAM-based FPGA
48 // Tool versions:
                      Xilinx ISE10.1i SP3
49 //
50 // Description:
51 //
      This module provides a wrapper for an SPI Master Interface that interfaces
52 //
      that module to the memory/IO bus of the M65C02/M65C02Duo microprocessor.
54 //
      The wrapper provides a control register, a status register, a transmit FIFO
55 //
      interface, and a receive FIFO interface.
56 //
57 //
      The control register is a R/W register. It controls the features of the
58 //
      SPIxIF module, and provides a way to read the current value of the register.
59 //
      The status register is a RO register. It allows the status of the SPI Master
60 //
      interface to be monitored. Specifically, the {\tt Empty/Full} status of the {\tt Tx/Rx}
61 //
      FIFOs can be monitored.
62 //
      The SPIxIF module provides a means by which the data received simultaneously
63 //
64 //
      with the transmitted data can be ignored or written into the receive data
65 //
      FIFO. With SPI memory devices, the data received from the devices before the
66 //
      command and the address have been written are undefined. Using this capabi-
67 //
      lity of the SPIXIF, it is possible to ignore all data received from these
      devices until after the command and address have been written.
68 //
69 //
70 //
      To provide this feature, the SPIxIF module utilizes a bit written into the
71 //
      TD FIFO. This asdditional TD bit is used to enable or disable the capturing
72 //
      of the receive data. If the 9th TD bit is set, then the serial data captured
73 //
      during the transmission of the TD data is saved in the RD FIFO. If the 9th
74 //
      bit is clear, i.e. not set, then the serial data captured during the trans-
75 //
      mission of the TD is NOT saved in the RD FIFO.
76 //
77 //
      The M65C02_SPIxIF allocates two registers for this purpose. The first regis-
78 //
      ter is set on an even address, and writes to this register clear the 9th TD
79 // bit. This results in the data received being ignored. The second register is
```

```
set on an odd address, and writes to this register set the 9th TD bit. This
81 //
       results in the data received being captured in the RD FIFO. Writes to these
82 //
       logical registers result in writing of data to a single TD FIFO with the 9th
83 //
       bit clear or set.
84 //
85 //
       The single RD FIFO is mapped as a RO component to the same addresses as the
86 //
       single, write-only (WO) TD FIFO. Reading from the WO TD FIFO addresses reads
87 //
       from RD FIFO. Either TD FIFO address can be used for reading the RD FIFO.
88 //
89 // Dependencies:
90 //
91 // Revision:
92 //
 93 //
       0.00
               13L24
                       MAM
                               Initial File Creation.
94 //
95 // Additional Comments:
96 //
       The address/register map of this module is provided in the following table:
 97 //
98 //
99 //
       Reg[1:0]
                   Mode
                           Name
                                   Description
100 //
          00
                    RW
                            CR
                                   SPIxIF Control Register
101 //
          01
                    RΩ
                            SR
                                   SPIxIF Status Register
102 //
                    WΟ
                            TD0
                                   Transmit Data FIFO - Bit 9 Clr
          10
                                   Transmit Data FIFO - Bit 9 Set
103 //
          11
                    WΟ
                            TD1
104 //
          1x
                    RO
                            RD
                                   Receive Data FIFO
105 //
       The SPIxIF Control Register is defined in the following table:
106 //
107 //
                       Description
108 //
       Bit
               Name
109 //
        0
               Port
                       SPI Port/Slave Select: 1 - SSel[1]; 0 - SSel[0]
110 //
               Man
                       SSel Operation: 0 - Auto; 1 - Manual
        1
111 //
       3:2
               Mode
                       SPI Operating Mode: 0, 1, 2, 3
112 //
                       SPI Shift Clock Rate: Clk/(2**(Baud + 1))
        6:4
               Baud
                       SPI TD FIFO Interrupt Enable: 1 - Enable; 0 - Disable
113 //
114 //
115 //
       The SPIxIF Status Register is defined in the following table:
116 //
117 //
       Bit
               Name
                       Description
118 //
               TxRdy
                       SPI Tx Ready: 1 - Ready (Tx FIFO not Full)
SPI Tx FIFO Half Full Flag
        0
119 //
        1
               TF_HF
120 //
        2
               TF EF
                       SPI Tx FIFO Empty Flag
121 //
               RxErr
                       SPI Rx FIFO Overflow: 1 - Rx FIFO Full
122 //
       6:4
                       Reseved: read as 0s
               Rsvd
               Active SPI shift Active: 1 - SPI Active; 0 - Shift Completed
123 //
        7
124 //
126
127 module M65C02_SPIxIF #(
128
       parameter pDefault_CR
                                 = 8'h30, // Rate=1/16, Mode=0, SSel=Auto, Sel=0
129
       parameter pShift_Dir
                                 = 1'b0,
                                          // Shift Direction: 0 - MSB, 1 - LSB
       parameter pSPI_FIFO_Depth = 8'd4,
                                          // Depth = (1 << 4) = 16
130
131
       parameter pSPI_FIFO_Init = "Src/SPI_FIFO_Init_16.coe"
132 )(
133
        input
              Rst.
134
       input Clk,
135
136
        // M65C02 Module Interface
137
138
       input
               Sel,
139
        input
               RE,
140
        input
               WE,
141
               [1:0] Reg,
142
        input
143
        input
               [7:0] DI,
144
        output wor [7:0] DO,
145
146
        // M65C02 Interrupt Interface
147
148
        output IRQ,
149
150
        // SPI Interface
151
152
        output reg [1:0] SSel,
153
               SCK,
        output
154
               MOSI,
        output
155
        input
               MISO
156
157
```

```
160 // Local Parameters
161 //
162
163 localparam pFIFO_Depth = (2**(pSPI_FIFO_Depth));
164
165 localparam pSel_CR = 2'b00;
166 localparam pSel_SR = 2'b01;
167 localparam pSel_TD0 = 2'b10;
168 localparam pSel_TD1 = 2'b11;
169 localparam pSel_RD0 = 2'b10;
170 localparam pSel_RD1 = 2'b11;
171
173 //
174 // Declarations
175 //
176
           WE_CR, OE_CR;
177 wire
178 reg
           [7:0] CR;
                                         // Control Register
179
180 wire
           Port, Man, IE;
                                         // Control Register Fields
181 wire
           [1:0] Mode;
182 wire
           [2:0] Rate;
183
184 wire
           RE_SR, OE_SR;
           [7:0] SR;
185 wire
                                         // Status Register
186
187 wire
           WE_TF, RE_TF;
                                         // SPI Transmit FIFO Signals
           [8:0] SPI_TD;
188 wire
189 wire
           TF_FF, TF_HF, TF_EF;
190
           WE_RF, RE_RF, OE_RF;
191 wire
                                         // SPI Receive FIFO Signals
192 wire
           [7:0] SPI_RD, RD;
193 wire
           RF_FF;
194
195 wire
           ss;
                                         // SPI Slave Select Strobe
196
197 wire
           feRE_SR, feTF_EF, reTF_EF;
                                         // Interrupt Generator
198 wire
           Rst_Int;
199 reg
           Int;
200
202 //
203 //
       Implementation
204 //
205
206 // Control Register
207
208 assign WE_CR = (Sel & (Reg == pSel_CR)) & WE;
209 assign OE_CR = (Sel & (Reg == pSel_CR));
210
211 always @(posedge Clk)
212 begin
213
       if(Rst)
           CR <= #1 pDefault_CR;
214
215
       else if(WE_CR)
216
           CR <= #1 DI;
217 end
218
219 // Decode Control Register
220
                                         // SPI Port/Slave Select
221 assign Port = CR[0];
                                         // SPI SSel Operation: 0-Auto; 1-Man
222 assign Man = CR[1];
223 assign Mode = CR[3:2];
                                         // SPI Mode Select
224 assign Rate = CR[6:4];
                                         // SPI Shift Clock Rate Select
225 assign IE = CR[7];
                                         // SPI Interrupt Enable
226
227 // Status Register
228
229 assign RE_SR = (Sel & (Reg == pSel_SR) & RE);
230 assign OE_SR = (Sel & (Reg == pSel_SR));
231
232 assign SR = {SS, 3'b000, RF_FF, TF_EF, TF_HF, ~TF_FF};
233
234 // Instantiate Transmit and Receive Data FIFOs
235
236 assign WE_TF = Sel & Reg[1] & WE;
237
```

```
238 DPSFnmCE
239
                       .addr(pSPI_FIFO_Depth),
240
                       .width(9),
241
                       .init(pSPI_FIFO_Init)
242
                   ) TF (
243
                       .Rst(Rst),
244
                       .Clk(Clk),
245
246
                       .WE(WE_TF),
247
                       .DI(\{Reg[0], DI\}),
248
249
                       .RE(RE_TF),
250
                       .DO(SPI_TD),
251
252
                       .FF(TF_FF),
.HF(TF_HF),
253
254
                       .EF(TF_EF),
255
256
                       .Cnt()
257
                  );
258
259 assign RE_RF = Sel & Reg[1] & RE;
260 assign OE_RF = Sel & Reg[1];
261
262 DPSFnmCE
263
                       .addr(pSPI_FIFO_Depth),
264
                       .width(8),
265
                       .init(pSPI_FIFO_Init)
266
                   ) RF (
267
                       .Rst(Rst),
268
                       .Clk(Clk),
269
270
                       .WE(WE_RF),
271
                       .DI(SPI_RD),
272
273
                       .RE(RE_RF),
274
                       .DO(RD),
275
276
                       .FF(RF_FF),
277
                       .EF(),
278
                       .HF(),
279
280
                       .Cnt()
281
                  );
282
283 // Instantiate SPIxIF Module
284
285 SPIXIF SPI (
286
                  .Rst(Rst),
287
                  .Clk(Clk),
288
                   .LSB(pShift_Dir),
289
290
                   .Mode(Mode),
291
                  .Rate(Rate),
292
293
                  .DAV(~TF_EF),
294
295
                   .FRE(RE_TF),
                  .TD(SPI_TD),
296
297
298
                   .FWE(WE_RF),
299
                  .RD(SPI_RD),
300
301
                   .SS(SS),
302
                   .SCK(SCK),
303
                   .MOSI(MOSI),
                   .MISO(MISO)
304
305
              );
306
307 // Assign SS to selected port
308
309 always @(*)
310 begin
311
         case({Man, Port})
              2'b00 : SSel <= {1'b0, SS };
312
             2'b01 : SSel <= {SS , 1'b0};
2'b10 : SSel <= {1'b0, 1'b1};
2'b11 : SSel <= {1'b1, 1'b0};
313
314
315
         endcase
316
```

```
317 end
318
319 // Assign Interrupt Request Output
320
              FE1 (.rst(Rst), .clk(Clk), .din(RE_SR), .pls(feRE_SR));
FE2 (.rst(Rst), .clk(Clk), .din(TF_EF), .pls(feTF_EF));
RE1 (.rst(Rst), .clk(Clk), .din(TF_EF), .pls(reTF_EF));
321 fedet
322 fedet
323 redet
324
325 assign Rst_Int = (Rst | feRE_SR | feTF_EF);
326
327 always @(posedge Clk or posedge Rst_Int)
328 begin
329
          if(Rst_Int)
330
              Int <= #1 0;
          else if(reTF_EF)
331
332
               Int <= #1 TF_EF;</pre>
333 end
334
335 assign IRQ = ((IE) ? Int : 0);
336
337 // Define Data Output (DO)
338
339 assign DO = ((OE_CR) ? CR : 0);
340 assign DO = ((OE_SR) ? SR : 0);
341 assign DO = ((OE_RF) ? RD : 0);
342
343 endmodule
```

```
2 //
3 //
      Parameterizable Distributed RAM Synchronous FIFO module.
4
  //
5
      Copyright 2007-2014 by Michael A. Morris, dba M. A. Morris & Associates
6
  //
  //
      All rights reserved. The source code contained herein is publicly released
8
  //
      under the terms and conditions of the GNU Lesser Public License. No part of
9
      this source code may be reproduced or transmitted in any form or by any
  //
10 //
      means, electronic or mechanical, including photocopying, recording, or any
      information storage and retrieval system in violation of the license under
11 //
12 //
      which the source code is released.
13 //
14 //
      The source code contained herein is free; it may be redistributed and/or
15 //
      modified in accordance with the terms of the GNU Lesser General Public
16 //
      License as published by the Free Software Foundation; either version 2.1 of
      the GNU Lesser General Public License, or any later version.
17 //
18 //
19 //
      The source code contained herein is freely released WITHOUT ANY WARRANTY;
20 //
      without even the implied warranty of MERCHANTABILITY or FITNESS FOR A
21 //
      PARTICULAR PURPOSE. (Refer to the GNU Lesser General Public License for
22 //
      more details.)
23 //
24 //
      A copy of the GNU Lesser General Public License should have been received
25 //
      along with the source code contained herein; if not, a copy can be obtained
26 //
      by writing to:
27 //
28 //
      Free Software Foundation, Inc.
29 //
      51 Franklin Street, Fifth Floor
30 //
      Boston, MA 02110-1301 USA
31 //
32 //
      Further, no use of this source code is permitted in any form or means
33 //
      without inclusion of this banner prominently in any derived works.
34 //
35 //
      Michael A. Morris
36 //
      Huntsville, AL
37
39
40 `timescale 1ns / 1ps
41
43 // Company:
                    M. A. Morris & Associates
44 // Engineer:
                    Michael A. Morris
45 //
46 // Create Date:
                     12:11:30 12/22/2007
47 // Design Name:
                    HAWK Interface FPGA, 4020-0420, U35
48 // Module Name:
                    DPSFnmCE
49 // Project Name:
                     4020 HAWK ZAOM Upgrade
                    XC2S150-5PQ208I
50 // Target Devices:
51 // Tool versions:
                    ISE 8.2i
52 //
53 // Description: This module implements a parameterized version of a distributed
                 RAM synchronous FIFO. The address width, FIFO width and depth
54 //
55 //
                 are all specified by parameters. Default parameters settings
56 //
                 describe a 16x16 FIFO with Full (FF), Empty (EF), and Half
57 //
                 Full (HF) flags. The module also outputs the count words in the
58 //
                 FIFO.
59 //
60 // Dependencies:
                    None
61 //
62 // Revision History:
63 //
64 //
      0.01
             07L22
                    MAM
                            File Created
65 //
66
  //
      0.10
             08K05
                            Changed depth to a localparam based on addr
                    MAM
67 //
      1.00
                            Converted to Verilog 2001 standard
68 //
             13G14
                    MAM
69
  //
70 // Additional Comments:
71 //
73
74 module DPSFnmCE #(
75
      parameter addr = 4,
                                       // Sets depth of the FIFO: 2**addr
76
      parameter width = 16,
                                       // Sets width of the FIFO
77
      parameter init = "Src/DPSFmnRAM.coe"
                                         // Initializes FIFO memory
78 )(
79
      input Rst.
```

```
input
              Clk,
81
       input
              WE,
       input
82
              RE.
             [(width - 1):0] DI,
[(width - 1):0] DO,
83
       input
84
       output
85
       output FF,
86
             EF,
       output
87
       output
              HF,
88
       output [addr:0] Cnt
89
   );
90
92
93 //
      Module Parameter List
94 //
95
96 localparam depth = (2**addr);
97
99 //
100 //
       Module Level Declarations
101 //
102
103
       reg
              [(width - 1):0] RAM [(depth - 1):0];
104
              [ (addr - 1):0] A, DPRA;
[ (addr - 1):0] WCnt;
105
       req
106
       reg
107
       reg
             nEF, rFF;
108
109
       wire
              Wr, Rd, CE;
110
112 //
113 //
       Implementation
114 //
115
116 //
117 //
       Combinatorial Control Signals
118 //
119
120 assign Wr = WE & ~FF;
121 assign Rd = RE & ~EF;
122 assign CE = Wr ^ Rd;
123
124 //
125 //
      Write Address Counter
126 //
127
128 always @(posedge Clk)
129 begin
130
       if(Rst)
          A <= #1 0;
131
132
       else if(Wr)
          A <= #1 A + 1;
133
134 end
135
136
       Read Address Counter
137 //
138 //
139
140 always @(posedge Clk)
141 begin
142
       if(Rst)
         DPRA <= #1 0;
143
144
       else if(Rd)
145
          DPRA <= #1 DPRA + 1;
146 end
147
148 //
       Word Counter
149 //
150 //
151
152 always @(posedge Clk)
153 begin
154
       if(Rst)
155
          WCnt <= #1 0;
156
       else if(Wr & ~Rd)
          WCnt <= #1 WCnt + 1;
157
       else if(Rd & ~Wr)
158
```

```
WCnt <= #1 WCnt - 1;
160 end
161
162 //
163 //
        External Word Count
164 //
165
166 assign Cnt = {FF, WCnt};
167
168 //
169 // Empty Flag Register (Active Low)
170 //
171
172 always @(posedge Clk)
173 begin
174
       if(Rst)
175
           nEF <= #1 0;
176
        else if(CE)
177
           nEF <= #1 ~(RE & (Cnt == 1));
178 end
179
180 assign EF = ~nEF;
181
182 //
183 // Full Flag Register
184 //
185
186 always @(posedge Clk)
187 begin
       if(Rst)
189
           rFF <= #1 0;
190
        else if(CE)
191
          rFF <= #1 (WE & (&WCnt));
192 end
193
194 assign FF = rFF;
195
196 //
197 // Half-Full Flag
198 //
199
200 assign HF = Cnt[addr] | Cnt[(addr - 1)];
201
202 //
203 // Dual-Port Synchronous RAM
204 //
205
206 initial
207
    $readmemh(init, RAM, 0, (depth - 1));
208
209 always @(posedge Clk)
210 begin
211
       if(Wr)
212
           RAM[A] <= #1 DI;
                               // Synchronous Write
213 end
214
215 assign DO = RAM[DPRA];
                                // Asynchronous Read
216
217 endmodule
218
```

```
2 //
 3 //
      SPI Master Interface module.
 4 //
5
      Copyright 2008-2014 by Michael A. Morris, dba M. A. Morris & Associates
 6 //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
      Further, no use of this source code is permitted in any form or means
27 //
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                      M. A. Morris & Associates
41 // Engineer:
                      Michael A. Morris
42 //
43 // Create Date:
                      20:31:58 03/17/2008
44 // Design Name:
                      Serial Peripheral Interconnect (SPI) Master Interface
45 // Module Name:
                      SPIXIF.v
46 // Project Name:
                      VerilogComponentsLib\SPI and SSP Components\SPI Master
47 // Target Devices: FPGA
48 // Tool versions:
                      ISE 10.1i SP3
49 //
50 // Description:
51 //
52 // This module implements a full-duplex (Master) SPI interface. It is a major
      revision of the previous implementation which basically implemented the SPI
54 //
      operating modes within a Synchronous Serial Peripheral (SSP) as used in NXP
55 //
      ARM LPC21xx microcontrollers. In an NXP SSP, an SPI-like peripheral is used
56 //
      that has a programmable length shift register which performs serial I/O
57 //
      data transfers in a single cycle: Slave Select (SS) is asserted and de-
58 //
      asserted for each data transfer cycle. The only SPI-like feature of the pre-
      vious implementation was the ability to program the clock idle state and the
59 //
60 //
      data sampling edge, i.e. the SPI operating modes. Because a transfer cycle
61 //
      always deasserted SS, the original implementation would require substan-
62 //
      tial modification in order to be useful with standard SPI-compatible devices
      such as Serial EEPROMs, serial FRAMs/MRAMs, ADCs/DACs, UARTs, I/O expanders,
63 //
64 //
65 //
66 //
      This module will implement an SPI Master interface that avoids the limita-
67 //
      tions of the previous implementation. It will use a fixed 8-bit interface,
68 //
      but it will support variable length cycles. To operate in this manner, the
      basic control interface will support an interface that can be easily attach-
      ed to FIFOs. (The transmit FIFO will use a 9-bit interface, and the receive
70 //
      FIFO will use an 8-bit interface.) An SPI data transfer cycle will start
71 //
72 //
      when the transmit FIFO EF indicates that there is data to transmit, and the
73 //
      SPI transfer cycle will terminate when the last bit is shifted out and the
74 //
      transmit FIFO EF indicates that it is empty.
75 //
76 //
      The 9th bit of the transmit data will be used to enable the writing of the
77 //
      receive data into the receive FIFO. If the bit is not set, the data shifted
78 //
      in during an 8-bit SPI shift cycle is not captured into the receive FIFO.
79 // If the 9th bit is set, then the data shifted into the SPI shift register is
```

86 //

87 //

88 //

89 //

90 //

92 //

93 //

94 // 95 // 96 //

97 //

98 //

99 //

100 //

101 //

102 // 103 //

104 //

105 //

106 // 107 //

108 // 109 // 110 // 111 // 112 // 113 // 114 // 115 //

116 // 117 //

118 //

119 //

120 // 121 //

122 //

123 // 124 //

125 //

126 //

127 //

128 //

129 //

130 // 131 // 132 //

133 //

134 // 135 //

136 //

137 // 138 //

139 // 140 //

141 //

142 //

143 // 144 //

145 //

146 // 147 //

148 //

149 //

150 // 151 //

152 //

153 //

154 //

155 //

captured into the receive FIFO. The 9th bit is expected to be part of the transmit FIFO, so it can be set or cleared for each 8-bit SPI transfer cycle. (Note: the 9th bit can be implemented separate from the transmit FIFO, 82 // 83 // but it would need to be merged into the transmit data bus by the external 84 // logic.) 85 //

The explicit read capability provided by the 9th bit is useful when working with SPI devices such as SPI memory devices which do not return any data until a command code and an address have been written. Generally, these devices require several command codes and address bytes to be sent to it before it enables its serial output signal driver and returns the requested data. Therefore, for these devices, the 9th bit is cleared when the command 91 // and address bytes are being sent, and the 9th bit set while dummy data is written to and the data received from the device is written into the receive

On the other hand, there are many devices where the data on MISO is considered valid from the onset of a transfer cycle. Devices such as ADCs provide data on MISO that is valid while the conversion command for the next sample is being simultaneously shifted out to the ADC on MOSI. For these devices, the 9th bit is set in the transmit FIFO for each output byte. This causes each received byte to be written to the receive FIFO.

The SPI interface operates in four modes: Mode 0, 1, 2, and 3. Generally, the mode is selected by two control signals, CPOL and CPHA. CPHA determines the idle state of the SPI clock signal, SCK. The interface shifts data at the beginning of each bit cell. The four operating SPI modes are tabulated in the following table:

| Mode | CPOL | CPHA | : | SCK Idle Level | Sample Edge |
|------|------|------|---|----------------|-------------|
| 0    | 0    | 0    | : | 0              | Rising      |
| 1    | 0    | 1    | : | 1              | Falling     |
| 2    | 1    | 0    | : | 0              | Falling     |
| 3    | 1    | 1    | : | 1              | Rising      |

Examining the table, the sampling edge is set to rising when CPOL and CPHA are the same logic level, and it is set to falling when CPOL and CPHA are complementary logic levels. In other words, the rising edge of SCK occurs in the middle of the bit cell when (CPOL XNOR CPHA) == 1, and the falling edge occurs in the middle of the bit cell when (CPOL XOR CPHA) == 1.

Two internal signals derived from Mode[1:0] determine the idle state of SCK, SCK\_Lvl, and the polarity of SCK used for data sampling, SCK\_Inv. A change-of-state (COS) detector is used to dynamically detect changes in the value of SCK\_Lvl, and to load the SCK register with the appropriate value when the SPI interface idle, i.e. SS == 0. SCK\_Lvl is taken from Mode[0], and SCK\_Inv is the XOR of Mode[1] and Mode[0], as indicated in the table above.

The implementation shifts at one half of the CE frequency. The shift direction is programmable, but MSB first is the default.

The module contains the SCK generator. A three bit rate select input determines the rate of the SPI clock signal. A 50% duty cycle clock is produced, and two separate clock enables are generated internally for loading and shifting (propagating) the transmit data, and for shifting and writing the receive data. The basic frequency is set by the equation:

```
F(SCK) = Clk / (2**(Rate + 1))
```

If rate is set to 0, then the frequency of SCK is one half that of the module's input clock frequency. With Rate set to 7, the SCK frequecy is Clk/256.

The output shift enable always asserts at the trailing edge of the bit cell, and the input shift enable always asserts in the middle of the bit cell. These shift enables are independent of the sampling and propagating edges of SCK. The leading edge of the initial output is generated by the output shift register load signal, which is itself generated by a rising edge detector monitoring the DAV signal while slave select is not asserted. Once SS is asserted, the output shift register is synchronously loaded on the TC of the bit counter coincident with output shift register enable signal, CE\_OSR. This event also extends SS and reloads the receive enable signal, RdEn. (RdEn was discussed above, and is determined by the 9th of the transmit data.) If there is no more data to transmit, SS and RdEn are both deasserted.

156 // 157 // All of the module control signals are resampled while SS is not asserted. 158 // The control signals are held for the duration of a transfer cycle, which is

```
determined by the number of bytes loaded into the external transmit FIFO.
160 //
        To limit the logic complexity, the module does not make prevent the control
        signals from being changed as the initial transmit data is written. It is
161 //
162 //
        necessary for the client of the module to ensure that the control signals
163 //
        signals are stable at least one clock cycle before transmit data is availa-
164 //
165 //
        With that limitation in mind, the control signals can be changed at any time
166 //
167 //
        during a transfer cycle. They will be processed by the module with a one cy-
168 //
        cle delay when SS is not asserted. In this manner, the client logic can dy-
        namically change the shift direction, SCK operating mode, and SCK operating
169 //
        frequency. This allows the module to be used in situations where the SPI
170 //
171 //
        slave devices change modes, rates, and shift directions. For example, a sin-
172 //
        gle SPI interface can be used to support both SPI memory devices (mode 0/3)
        and SPI ADCs (mode 2) devices.
173 //
174 //
175 // Dependencies: none
176 //
177 // Revision History:
178 //
179 //
        0.01
                08C17
                                File Created
180 //
181 //
        0.02
                08C18
                                Modified to incorporate SCK_Lvl and a COS detector
                        MAM
182 //
                                on SCK_Lvl to allow the Idle State SCK state to be
183 //
                                dynamically changed.
184 //
185 //
        0.03
                08E09
                                Changed comment to reflect that this module is an
                        MAM
186 //
                                SPI Master Interface.
187 //
188 //
        1.00
                12I07
                        MAM
                                Modified to bring into compliance with Verilog 2001.
189 //
                                Modified the interface to use standard control sig-
                                nals {CPOL, CPHA} and to map the SCK_Lvl and SCK_Inv
190 //
191 //
                                signals to the standard SPI modes. To do this, the
                                standard mode control signals, {CPOL, CPHA}, are run
192 //
                                through a mapping function at the beginning of the
193 //
194 //
                                module.
195 //
196 //
        1.10
                12T09
                        MAM
                                Restored use of separate transmit and receive shift
                                registers. Single, combined shift register can't be used because input data is shifted on the opposite
197 //
198 //
199 //
                                edge from that used to shift the output data.
200 //
201 //
        1.20
                12I10
                                Converted FRE and FWE output signals to FFs. FRE now
                        MAM
202 //
                                pulsed one cycle after the OSR is loaded. FWE now
203 //
                                pulsed one cycle after the last bit is loaded into
204 //
                                the ISR. Converted CE_Cntr from up counter to a down
205 //
                                counter. CE remains a combinatorial signal, but the
206 //
                                CE counter is loaded from a ROM when CE asserts on
207 //
                                basis of the rate captured before SS asserts. CE now
208 //
                                asserts on a fixed value, 0, and the counter is re-
                                loaded from a ROM. This contrasts with up-counter
209 //
                                implementation which reloaded a fixed value, 0, and
210 //
211 //
                                terminated on a variable value. The variable decode
                                of the counter for CE apparently caused an issue in
212 //
213 //
                                simulation that the new down counter resolves.
214 //
215 //
                13G06
                                Removed code previously commented out. Corrected the
        1.30
                        MAM
                                SCK equation. A Rst_SCK was being generated at the
216 //
217 //
                                end of every 8 bits. This introduced a discontinuity
                                in SCK which does not allow frames greater than 8
218 //
219 //
                                bits in length to be transmitted. With the removal
220 //
                                the incorrect conditional logic in Rst_SCK, the SSP
221 //
                                Slave and UART modules operate in either SPI Mode 0
222 //
                                or Mode 3.
223 //
224 // Additional Comments:
225 //
        The module control signals, LSB, Mode, and Rate, must be set at least one
226 //
227 //
        clock cycle before DAV is asserted. Changing these control signals at the
        same time that DAV is asserted will result in incorrect operation.
228 //
229 //
231
232 module SPIxIF (
        input Rst,
233
                                    // System Reset (synchronous)
234
        input
                Clk,
                                    // System Clk
235 //
236
        input
                                    // SPI LSB First Shift Direction
                [1:0] Mode.
237
        input
                                    // SPI Operating Mode
```

```
[2:0] Rate,
                                // SPI Shift Rate Select: SCK = Clk/2**(Rate+1)
       input
239 //
240
       input DAV.
                                // SPI Transmit Data Available
       output reg FRE,
241
                                // SPI Transmit FIFO Read Enable
242
              [8:0] TD,
                                // SPI Transmit Data
       input
243 //
244
                                // SPI Receive FIFO Write Enable
       output reg FWE,
245
       output [7:0] RD,
                                // SPI Receive Data
246 //
247
       output reg SS,
                                // SPI Slave Select
       output reg SCK,
                                // SPI Shift Clock
248
249
       output MOSI,
                                // SPI Master Out, Slave In: Serial Data Output
250
       input
              MISO
                                 // SPI Master In, Slave Out: Serial Data In
251 );
252
254 //
255 // Module Parameters
256 //
257
259 //
260 // Module Declarations
261 //
262
263 reg
          Dir;
                                           // Shift Register Shift Direction
264
265 reg
          SCK_Lvl, SCK_Inv, COS_SCK_Lvl;
                                           // SCK level and edge control
266
267 reg
           [2:0] rRate;
                                           // SPI SCK Rate Select Register
268 reg
           [6:0] CE_Cntr;
                                            // SPI CE Counter (2x SCK)
                                            // SPI Clock Enable (TC CE_Cntr)
269 wire
           CE;
270
271 wire
          CE_SCK, Rst_SCK;
                                           // SCK generator control signals
272
273 reg
          Ld;
                                           // SPI Transfer Cycle Start Pulse
274
275 wire
           CE_OSR, CE_ISR;
                                           // SPI Shift Register Clock Enables
276 reg
           [7:0] OSR, ISR;
                                            // SPI Output/Input Shift Registers
277 reg
          RdEn;
                                            // SPI Read Enable (9th bit in TD)
278
279 reg
           [2:0] BitCnt;
                                            // SPI Transfer Cycle Length Cntr
                                            // SPI Bit Counter Terminal Count
280 wire
          TC_BitCnt;
281
283 //
284 //
       Implementation
285 //
286
287 // Capture the shift direction and hold until end of transfer cycle
288
289 always @(posedge Clk)
290 begin
291
       if(Rst)
292
          Dir <= #1 0;
                                // Default to MSB first
       else if(~SS)
293
294
                                // Set shift direction for transfer cycle
          Dir <= #1 LSB;
295 end
296
297 // Assign SCK idle level and invert control signals based on Mode
298
299 always @(posedge Clk)
300 begin
301
       if(Rst) begin
302
          SCK_Inv <= #1 0;
303
           SCK Lvl <= #1 0;
       end else if(~SS) begin
304
305
                                // Invert SCK if Mode == 1 or Mode == 2
          SCK_Inv <= #1 ^Mode;
306
           SCK_Lvl <= #1 Mode[0]; // Set SCK idle level from LSB of Mode</pre>
307
       end
308 end
309
310 //
       Generate change of state pulse when SPI clock idle level changes
311 //
          while Slave Select not asserted
312
313 always @(posedge Clk)
314 begin
315
       if(Rst)
316
          COS_SCK_Lvl <= #1 0;
```

```
318
            COS_SCK_Lvl <= #1 ((~SS) ? (SCK_Lvl ^ Mode[0]) : 0);
319 end
320
321 // Capture SCK rate and hold until the transfer cycle is complete
322
323 always @(posedge Clk)
324 begin
325
        if(Rst)
326
            rRate <= #1 ~0;
                                         // Default to slowest rate
327
        else if(~SS)
328
            rRate <= #1 Rate;
329 end
330
331 //
332 //
        SPI Transfer Cycle Load Pulse Generator
333 //
334
335 always @(posedge Clk)
336 begin
337
        if(Rst)
338
            Ld <= #1 0;
339
        else if(~SS)
340
            Ld <= #1 DAV & ~Ld;
341
        else if(Ld)
342
            Ld <= #1 0;
343 end
344
345 //
346 // Serial SPI Clock Generator
347 //
348
349 always @(posedge Clk)
350 begin
351
        if(Rst)
352
            CE_Cntr <= #1 ~0;
353
        else if(CE)
354
            case(rRate)
355
                 3'b000 : CE_Cntr <= #1 0;
3'b001 : CE_Cntr <= #1 1;
356
357
                 3'b010 : CE_Cntr <= #1 3;
358
                 3'b011
                         : CE_Cntr <= #1 7;
                 3'b100
                         : CE_Cntr <= #1 15;
359
360
                 3'b101
                         : CE_Cntr <= #1 31;
361
                 3'b110
                         : CE_Cntr <= #1 63;
                 3'b111 : CE_Cntr <= #1 127;
362
363
            endcase
364
        else if(SS)
365
            CE_Cntr <= #1 (CE_Cntr - 1);</pre>
366 end
367
368 assign CE = (Ld | (~|CE_Cntr));
369
370 assign CE_SCK = CE & SS; // Clock starts with Slave Select Strobe
371 assign Rst_SCK = Rst | Ld | (COS_SCK_Lvl & ~SS) | (TC_BitCnt & CE_OSR & ~DAV);
372
373 always @(posedge Clk)
374 begin
375
        if(Rst SCK)
376
            #1 SCK <= (Ld ? SCK_Inv : SCK_Lvl);</pre>
377
        else if(CE_SCK)
378
            #1 SCK <= ~SCK;
379 end
380
381 //
382 //
        SPI Output Shift Register
383 //
384
385 assign CE_OSR = CE_SCK & (SCK_Inv ^ SCK);
386 assign Ld_OSR = Ld | (TC_BitCnt & CE_OSR);
387
388 always @(posedge Clk)
389 begin
390
        if(Rst)
391
            OSR <= #1 0;
392
        else if(Ld_OSR)
393
            OSR <= #1 TD;
394
        else if(CE_OSR)
            OSR <= #1 ((Dir) ? {SCK_Lvl, OSR[7:1]} : {OSR[6:0], SCK_Lvl});
395
```

```
397
398 assign MOSI = SS & ((Dir) ? OSR[0] : OSR[7]);
399
400 //
        SPI Input Shift Register
401 //
402 //
403
404 assign CE_ISR = CE_SCK & (SCK_Inv ^ ~SCK);
405
406 always @(posedge Clk)
407 begin
408
        if(Rst)
409
            ISR <= #1 0;
410
        else if(Ld)
411
            ISR <= #1 0;
412
        else if(CE_ISR)
            ISR <= #1 ((Dir) ? {MISO, ISR[7:1]} : {ISR[6:0], MISO});</pre>
413
414 end
415
416 //
417 //
        SPI SR Bit Counter
418 //
419
420 assign CE_BitCnt = CE_OSR & SS;
421 assign Rst_BitCnt = Rst | Ld | (TC_BitCnt & CE_OSR);
422
423 always @(posedge Clk)
424 begin
425
        if(Rst_BitCnt)
            BitCnt <= #1 7;
426
427
        else if(CE_BitCnt)
428
           BitCnt <= #1 (BitCnt - 1);
429 end
430
431 assign TC_BitCnt = ~ | BitCnt;
432
433 //
434 // SPI Slave Select Generator
435 //
436
437 always @(posedge Clk)
438 begin
439
        if(Rst)
440
            SS <= #1 0;
441
        else if(Ld_OSR)
442
            SS <= #1 DAV;
443 end
444
445 //
446 // SPI MISO Read Enable Register
447 //
448
449 always @(posedge Clk)
450 begin
451
        if(Rst)
452
            RdEn <= #1 0;
453
        else if(Ld_OSR)
454
            RdEn <= #1 ((DAV) ? TD[8] : 0);
455 end
456
457 //
458 //
        SPI Transmit FIFO Read Pulse Generator
459 //
460
461 always @(posedge Clk)
462 begin
463
        if(Rst)
464
            FRE <= #1 0;
465
            FRE <= #1 (Ld | (DAV & (TC_BitCnt & CE_OSR)));
466
467 end
468
469 //
        SPI Receive FIFO Write Pulse Generator
470 //
471 //
472
473 always @(posedge Clk)
474 begin
```

```
3 //
      Parallel Interface Universal Asynchronous Receiver/Transmiter
 4 //
5
      Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
 6 //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
      Further, no use of this source code is permitted in any form or means
27 //
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                     M. A. Morris & Associates
41 // Engineer:
                     Michael A. Morris
42 //
43 // Create Date:
                     16:12:34 12/28/2013
44 // Design Name:
                     M65C02 Dual Core
45 // Module Name:
                     M65C02_UART.v
46 // Project Name:
                     C:\XProjects\ISE10.1i\M65C02Duo
47 // Target Devices: Generic SRAM-based FPGA, XC3S50A-4VQG100I, XC3S200A-4VQG100I
48 // Tool versions:
                     ISE 10.1i SP3
49 //
50 // Description:
51 //
52 // This module integrates the various elements of a simplified UART to create
      an efficient, programmable UART. The M65C02_UART provides an M65C02-compati-
54 // ble interface to a simplified 16C550-style UART module. The simplified UART
55 //
      module implements those features most often used and deletes those features
56 //
      which are seldom used.
57 //
58 //
      The UART module supports a reduced number of line formats. For example, it
59 //
      does not support the 5-bit or 6-bit frame formats supported by 16C550-compa-
      tible UARTs. It also does not support 1.5 stop bits, or space or mark parity
60 //
61 //
      settings. Instead, the UART module supports four operating modes that allows
62 //
      easier support of RS-232/RS-485 industrial automation protocols.
63 //
64 //
      These four operating modes allow both 2-wire and 4-wire RS-232 protocols to
65 //
      be easily implemented. The UART incorporates HW flow control for the 4-wire
66 //
      RS-232 protocols. In contrast, a 16C550-compatible UART requires RTS/CTS or
      DTR/DSR flow control to be implement in the firmware/software driver.
67 //
68 //
69 //
      In addition, the two RS-485 operating modes provide automatic support for
70 //
      half-duplex protocols w/ or w/o collision detection. Automatic support for
71 //
      half-duplex protocols is based on the feature of the UART to automatically
72 //
      assert and deassert the RS-485 Drive Enable (DE) signal of standard 75176-
73 //
      compatible RS-485 transceivers. In addition, these RS-485 modes support a
74 //
      programmable line idle time such as that used to frame Modbus-RTU and Profi-
75 //
      bus.
76 //
77 // Dependencies:
78 //
79 //
          HART. V
```

```
relce.v
81 //
               BRSFmnCE.v
82 //
               UART BRG.v
83 //
               UART_TXSM.v
               UART_RXSM.v
84 //
85 //
               UART_RTO.v
86 //
               UART_INT.v
87 //
                   redet.v
88 //
89 // Revision History:
90 //
91 // 0.01
               13L28 MAM
                               File Created
92
   //
 93 // Additional Comments:
94 //
96
97 module UART #(
98
       // Default UART Settings
99
100
       parameter pDefault_LCR = 8'h80,
                                           // RTSo, Tx Enable, 232 w/o HS, 8N1
       parameter pDefault_IER = 8'h00,
101
                                           // All interrupts disabled
102
103
        // Default UART Baud Rate Settings
104
105
       parameter pFrequency = 29491200,
                                           // 29.4912 MHz
                                           // 115200 bps
       parameter pBaudrate = 115200,
106
107
108
        // Default Receive Time Out Character Delay Count
109
110
       parameter pRTOChrDlyCnt = 3,
                                           // Default Number of Characters for RTO
111
112
       // FIFO Configuration Parameters
113
       parameter pTF_Depth = 0,
                                           // Tx FIFO Depth: 2**(TF_Depth + 4)
114
                                           // Rx FIFO Depth: 2**(RF_Depth + 4)
115
       parameter pRF_Depth = 0,
       parameter pTF_Init = "Src/UART_TF_16.coe", // Tx FIFO Memory Initialization parameter pRF_Init = "Src/UART_RF_16.coe" // Rx FIFO Memory Initialization
116
117
118 )(
119
        input
               Rst,
                                           // System Reset
120
        input Clk,
                                           // System Clock
121
        // External Interrupt Request
122
123
124
        output reg IRQ,
                                           // Interrupt Request
125
126
       // Parallel Interface
127
128
        input
               Sel,
                                           // UART Select
        input
               [1:0] Reg,
129
                                           // UART Register Select
               RE,
                                           // UART Read Strobe
130
        input
        input
131
               WE,
                                           // UART Write Strobe
132
        input
               [7:0] DI,
                                           // UART Data Input Bus
       output wor [7:0] DO,
                                           // UART Data Output Bus
133
134
135
        // External UART Interface
136
137
       output TxD,
                                           // TxD
138
       input
                                           // RxD
               RxD,
        output reg xRTS,
                                           // RS-232 Mode RTS (Ready-To-Receive)
139
140
        input
               xCTS,
                                           // RS-232 Mode CTS (Okay-To-Send)
141
                                           // RS-485 Mode Transceiver Drive Enable
142
       output xDE,
143
144
       output Mode,
                                           // Mode: 0 - RS232; 1 - RS485
145
        // TxSM/RxSM Status
146
147
148
        output TxIdle,
                                           // UART TxSM Idle Status Output
       output RxIdle
149
                                           // UART RxSM Idle Status Output
150 );
151
153 //
154 //
       Module Parameters
155 //
156
157 localparam pDiv_Default = ((pFrequency / (16 * pBaudrate)) - 1);
158
```

```
159 // Register Addresses
160
161 localparam pTHR = 0;
                                   // Tx Data Holding Register (FIFO) (BRL)
162 localparam pRHR = 0;
                                  // Rx Data Holding Register (FIFO)
163 localparam pLSR = 1;
                                   // UART Line Status Register
                                                                      (BRH)
164 localparam pLCR = 2;
                                   // UART Line Control Register
165 localparam pIER = 3;
                                   // UART Interrupt Enable Register
166
167 // FIFO Configuration Parameters
168
                                   // Maximum Character width
169 localparam pWidth = 8;
170 localparam pxFThr = 8;
                                  // TF/RF Half-Full Flag Theshold (%, 4 bits)
171
173 //
174 // Declarations
175 //
176
177 reg
           [7:0] LSR;
                                   // UART Line Status Register (LCR)
178 wire
           Sel_LSR;
                                   // LSR: Register Select
179 wire
           RE_LSR;
                                   // LSR: Read Enable Line Status Register
180
181 wire
                                   // LSR: CTS Input
           CTSi;
182 wire
           RTSi;
                                   // LSR: RTS Input
183 wire
           iTHE;
                                   // LSR: Transmit Half Empty Interrupt
                                   // LSR: Transmit FIFO Empty Interrupt
184 wire
            iTEF;
                                   // LSR: Transmit SR Empty Interrupt
185 wire
           iTEM;
           TxRdy;
                                   // LSR: Transmitter Ready
186 wire
            iRFE;
187 wire
                                   // LSR: Receive Framing Error Interrupt
                                   // LSR: Receive Parity Error Interrupt
188 wire
           iRPE;
                                   // LSR: Receive Half Full Interrupt
189 wire
            iRHF;
                                   // LSR: Receive Timeout Interrupt
190 wire
            iRTO;
191 wire
                                   // LSR: Receiver Ready
           RxRdv;
192
193 reg
           Clr_Int;
                                   // Clear Interrupt Flags - read of LSR
194
195 reg
            [7:0] LCR;
                                   // UART Line Control Register (LCR)
196 wire
            Sel_LCR;
                                   // LCR: Register Select
197 wire
           WE_LCR;
                                   // LCR: Write Enable Line Control Register
198
            BRRE, RTSo; [1:0] MD;
199 wire
                                  // LCR: BRR Access Enable, RTS Outputs
200 wire
                                   // LCR: Serial Interface Operating Mode
                                   // LCR: Serial Frame Format
201 wire
            [3:0] FMT;
202
203 reg
           Len, NumStop, ParEn; // Char Length, # Stop Bits, Parity Enable
204 reg
           [1:0] Par;
                                   // Parity Selector
205
                                   // Tx Hold - RS485 Send held off if asserted
206 wire
            Hold;
207
            [7:0] IER;
208 reg
                                   // UART Interrupt Enable Register (IER)
            Sel IER;
                                   // IER: Register Select
209 wire
210 wire
           WE_IER;
                                   // IER: Write Enable Interrupt Control Register
211
212 wire
                                  // IER: Master Interrupt Enable
                                  // IER: Enable Tx FIFO Half Empty Interrupt
// IER: Enable Tx FIFO Empty Interrupt
213 wire
           IE_THE;
214 wire
            IE TEF;
215 wire
           IE_TEM;
                                  // IER: Enable Tx SR Empty Interrupt
                                  // IER: Enable Receive Framing Error Interrupt
// IER: Enable Receive Parity Error Interrupt
216 wire
            IE_RFE;
217 wire
           IE_RPE;
           IE_RHF;
                                   // IER: Enable Rx FIFO Half Full Interrupt
218 wire
219 wire
           IE_RTO;
                                   // IER: Enable Receive Time Out Interrupt
220
221 reg
            [15:0] Div;
                                   // UART Baud Rate Divider Register (DIV)
                                   // DIV: Write Enable Divider Register
222 wire
            WE_BRR;
223
224 wire
            [7:0] THR;
                                   // Transmit Holding Register (Tx FIFO Output)
225 wire
           WE THR;
                                   // Write Enable - Transmit Holding Register(THR)
                                   // Transmit FIFO Flags - Full, Empty, Half
           TF_FF, TF_EF, TF_HF;
226 wire
227
228 wire
            [9:0] RD, RHR;
                                   // Receive Data (In), Receive Holding Register
                                   // Write Enable - Receive Holding Register (RHR)
// Read Enable - RHR
229 wire
            WE RHR;
230 wire
           RE RHR;
231 wire
           RF_EF, RF_HF;
                                   // Receive FIFO Flags - Empty, Half
232
233 rea
            RxDi;
                                   // Mode Dependent RxD input
234
                                   // RTO Character Length: {10 | 11 | 12} - 1
235 reg
            [ 3:0] CCntVal;
                                   // RTO Character Delay Value: (N - 1)
236 wire
            [ 3:0] RTOVal;
237 wire
           RTO;
                                   // Receive Timeout Flag
```

```
240 //
241 //
       Implementation
242 //
243
244 // Break out Register Select Address
245
246 assign Sel_THR = Sel & (Reg == pTHR);
                                        // Offset 0
247 assign Sel_RHR = Sel & (Reg == pRHR);
                                       // Offset 0
248 assign Sel_LSR = Sel & (Reg == pLSR);
                                       // Offset 1
                                       // Offset 2
249 assign Sel_LCR = Sel & (Reg == pLCR);
250 assign Sel_IER = Sel & (Reg == pIER);
                                       // Offset 3
251
252 // Drive UART Data Output Bus
253
254 assign DO = ((Sel_RHR) ? ((BRRE) ? Div[ 7:0] : RHR) : 0);
                                                        // Offset 0
255 assign DO = ((Sel_LSR) ? ((BRRE) ? Div[15:8] : LSR) : 0);
                                                         // Offset 1
256 assign DO = ((Sel_LCR) ? LCR
                                                         // Offset 2
                                                  : 0);
                                                  : 0);
257 assign DO = ((Sel_IER) ? IER
                                                         // Offset 3
258
260 //
261 // UART Line Stature Register (LSR) - Read-only
262 //
263
264 assign RE_LSR = RE & Sel_LSR;
265
266 assign RxRdy = ((IE_RTO) ? iRTO : ~RF_EF);
267 assign TxRdy = ~TF_FF;
268
269 always @(posedge Clk)
270 begin
271
       if(Rst)
272
          LSR <= #1 0;
273
       else
274
          LSR <= #1 {CTSi,
                                           // CTS Level
275
                    RTSi,
                                           // RTS level
276
                     (iTHE | iTEF | iTEM),
                                           // Tx Interrupt
// Tx Ready - Tx FIFO not Full
277
                     TxRdy,
278
                     iRFE,
                                           // Rx Framing Error
279
                     iRPE,
                                           // Rx Parity Error
                                           // Rx FIFO Half Full or more
280
                     iRHF,
281
                                           // Rx Ready - Rx FIFO not Empty
                    RxRdy};
282 end
284 // Generate Clear Interrupt LSR Read
285
286 always @(posedge Clk)
287 begin
288
       if(Rst)
289
          Clr_Int <= #1 0;
290
       else
291
          Clr_Int <= #1 RE_LSR;
292 end
293
295 //
296 //
       Write UART Line Control Register (LCR) - Read/Write
297 //
298
299 assign WE_LCR = WE & Sel_LCR;
300
301 always @(posedge Clk)
302 begin
303
       if(Rst)
          LCR <= #1 0;
304
305
       else if(WE_LCR)
306
          LCR <= #1 DI;
307 end
308
309 // Assign LCR Fields
310
311 assign BRRE = LCR[7];
                                    // Select Baud Rate Register
                                   // RTS Output in 2-Wire RS-232 Mode
312 assign RTSo = LCR[6];
313 assign MD = LCR[5:4];
                                   // Operating Mode Select
314 assign FMT = LCR[3:0];
                                    // Frame Format Select
315
316 // Format Decode
```

```
318 always @(FMT)
319 case(FMT)
         4'b0000 : {Len, NumStop, ParEn, Par} <= {1'b0, 1'b0, 1'b0, 2'b00}; 4'b0001 : {Len, NumStop, ParEn, Par} <= {1'b1, 1'b0, 1'b1, 2'b00};
                                                                                        // 8N1
320
321
                                                                                         // 701
                     {Len, NumStop, ParEn, Par} <= {1'b1, 1'b0, 1'b1, 2'b01};
                                                                                        // 7E1
         4'b0010:
                     {Len, NumStop, ParEn, Par} <= {1'b0, 1'b0, 1'b1, 2'b00};
{Len, NumStop, ParEn, Par} <= {1'b0, 1'b0, 1'b1, 2'b01};
323
         4'b0011 :
                                                                                        // 801
                                                                                         // 8E1
324
         4'b0100:
                     {Len, NumStop, ParEn, Par} <= {1'b0, 1'b0, 1'b1, 2'b10};
325
         4'b0101 :
                                                                                        // 8S1
                     {Len, NumStop, ParEn, Par} <= {1'b0, 1'b0, 1'b1, 2'b11};
{Len, NumStop, ParEn, Par} <= {1'b1, 1'b1, 1'b1, 2'b00};
326
         4'b0110 :
                                                                                         // 8M1
         4'b0111 :
                                                                                        // 702
327
                    {Len, NumStop, ParEn, Par} <= {1'b1, 1'b1, 1'b1, 2'b01}; 
{Len, NumStop, ParEn, Par} <= {1'b0, 1'b1, 1'b0, 2'b00}; 
{Len, NumStop, ParEn, Par} <= {1'b0, 1'b1, 1'b1, 2'b00};
         4'b1000 :
                                                                                         // 7E2
328
329
         4'b1001 :
                                                                                         // 8N2
330
         4'b1010 :
                                                                                         // 802
                     {Len, NumStop, ParEn, Par} <= {1'b0, 1'b1, 1'b1, 2'b01};
{Len, NumStop, ParEn, Par} <= {1'b0, 1'b1, 1'b1, 2'b10};
331
         4'b1011:
                                                                                         // 8E2
332
         4'b1100 :
                                                                                         // 8S2
                     {Len, NumStop, ParEn, Par} <= {1'b0, 1'b1, 1'b1, 2'b11};
333
         4'b1101 :
                                                                                         // 8M2
         4'bl110 : {Len, NumStop, ParEn, Par} <= 0; // 8N1; Unused 4'bl111 : {Len, NumStop, ParEn, Par} <= 0; // 8N1; Unused
334
335
336 endcase
337
338 // Receive Timeout Character Frame Length
339
340 always @(FMT)
341 case(FMT)
         4'b0000 : CCntVal <= 4'h9;
342
                                          // 8N1, 9 <= 10 - 1
                                          // 701, 9 <= 10 - 1
         4'b0001 : CCntVal <= 4'h9;
343
                                          // 7E1, 9 <= 10 - 1
// 801, 10 <= 11 - 1
         4'b0010 : CCntVal <= 4'h9;
344
345
         4'b0011 : CCntVal <= 4'hA;
         4'b0100 : CCntVal <= 4'hA;
346
                                          // 8E1, 10 <= 11 - 1
347
         4'b0101 : CCntVal <= 4'hA;
                                          // 8S1, 10 <= 11 - 1
         4'b0110 : CCntVal <= 4'hA;
                                          // 8M1, 10 <= 11 - 1
348
                                          // 702, 9 <= 10 - 1
// 7E2, 9 <= 10 - 1
349
         4'b0111 : CCntVal <= 4'h9;
                                          // 7E2,
         4'b1000 : CCntVal <= 4'h9;
350
                                          // 8N2, 10 <= 11 - 1
351
         4'b1001 : CCntVal <= 4'hA;
                                          // 802, 11 <= 12 - 1
352
         4'b1010 : CCntVal <= 4'hB;
353
         4'b1011 : CCntVal <= 4'hB;
                                          // 8E2, 11 <= 12 - 1
354
         4'b1100 : CCntVal <= 4'hB;
                                          // 8S2, 11 <= 12 - 1
355
         4'b1101 : CCntVal <= 4'hB;
                                          // 8M2, 11 <= 12 - 1
                                          // 8N1, 9 <= 10 - 1
         4'b1110 : CCntVal <= 4'h9;
356
357
         4'b1111 : CCntVal <= 4'h9;
                                          // 8N1, 9 <= 10 - 1
358 endcase
359
360 assign RTOVal = (pRTOChrDlyCnt - 1); // Set RTO Character Delay Count
361
363 //
364 //
         Write UART Interrupt Enable Register
365 //
366
367 assign WE_IER = WE & Sel_IER;
368
369 always @(posedge Clk)
370 begin
371
         if(Rst)
372
             IER <= #1 0;
373
         else if(WE_IER)
374
             IER <= #1 DI;
375 end
376
377 // Assign LCR Fields
378
                    = TER[7];
                                                  // Master Interrupt Enable
379 assign IE
380 assign IE_THE = IER[6];
                                                   // Interrupt Enable Tx FIFO Half Empty
381 assign IE_TEF = IER[5];
                                                  // Interrupt Enable Tx FIFO Empty
382 assign IE TEM = IER[4];
                                                  // Interrupt Enable Tx SR Empty
383 assign IE RFE = IER[3];
                                                  // Interrupt Enable Rx Framing Error
384 assign IE_RPE = IER[2];
                                                  // Interrupt Enable Rx Parity Error
385 assign IE_RHF = IER[1];
                                                  // Interrupt Enable Rx FIFO Half Full
386 assign IE_RTO = IER[0];
                                                  // Interrupt Enable Rx Time Out
387
388 // Assert IRQ when IE is set
389
390 assign Rst_IRQ = Rst | Clr_Int | ~IE;
391
392 always @(posedge Clk)
393 begin
394
         if(Rst_IRQ)
395
              IRQ <= #1 0;
```

```
396
        else if(~IRQ)
397
           IRQ <= #1 IE & (
                            iTHE & IE_THE
                            iTEF & IE_TEF
398
399
                            iTEM & IE_TEM
400
                             iRFE & IE_RFE
401
                            iRPE & IE_RPE
402
                            iRHF & IE_RHF
403
                            iRTO & IE_RTO );
404 end
405
407 //
408 // BRR - Baud Rate Register
409 //
410
411 assign WE_BRR = WE & (Sel_THR | Sel_LSR) & BRRE;
412
413 always @(posedge Clk)
414 begin
415
       if(Rst)
416
           Div <= #1 pDiv_Default;
                                         // Default: 9600 bps
       else if(WE_BRR) begin
417
           Div[7:0] \leftarrow #1 ((Sel_THR) ? DI : Div[7:0]);
418
419
           Div[15:8] \le #1 ((Sel_LSR) ? DI : Div[15:8]);
420
        end
421 end
422
424 //
425 //
       Xmt/Rcv Holding Register Instantiations - Dual-Port Synchronous FIFOs
426 //
427 // THR FIFO - 2**(pTFLen + 4) x pWidth FIFO
428
429 assign WE_THR = WE & Sel_THR & (~BRRE);
430
431 DPSFnmCE
               # (
432
                   .addr((pTF_Depth + 4)),
433
                   .width(pWidth),
434
                   .init(pTF_Init)
435
               ) TF1 (
436
                   .Rst(Rst),
437
                   .Clk(Clk),
438
                   .WE(WE_THR),
439
440
                   .DI(DI),
441
442
                   .RE(RE_THR),
443
                   .DO(THR),
444
445
                   .FF(TF_FF),
                   .HF(TF_HF),
446
447
                   .EF(TF_EF),
448
                   .Cnt()
449
               );
450
451 // RHR FIFO - 2**(pRFLen + 4) \times (pWidth + 1) FIFO
452
453 assign RE_RHR = Sel_RHR & RE;
454
455 DPSFnmCE
               #(
456
                   .addr((pRF_Depth + 4)),
                   .width((pWidth + 2)),
457
458
                   .init(pRF_Init)
459
               ) RF1 (
460
                   .Rst(Rst),
461
                   .Clk(Clk),
462
                   .WE(WE_RHR),
463
464
                   .DI(RD),
465
466
                   .RE(RE_RHR),
467
                   .DO(RHR),
468
469
                   .FF(),
                   .HF(RF_HF),
470
471
                   .EF(RF_EF),
472
                   .Cnt()
473
               );
474
```

```
476 //
477 // Configure external/internal serial port signals according to MD[1:0]
478 //
           MD[1:0] = 0,1 - RS-232; 2,3 - RS-485
479
480 assign RS485 = MD[1];
481 assign RS232 = ~RS485;
482 assign Mode = RS485;
483
484 //
       Assert DE in the RS-485 modes whenever the TxSM is not idle, and deassert
           whenever the RS-485 modes are not selected
485 //
486
487 assign xDE = (RS485 ? \simTxIdle : 0);
489 // Connect the UART's RxD serial input to the appropriate external RxD input
490 //
           Hold RxD to logic 1 when in the RS-485 w/o Loopback mode and the TxSM
491 //
           is transmitting data. In this manner, the external xOE signal to the
492 //
           RS-485 transceiver can always be asserted.
493
494 always @(posedge Clk or posedge Rst)
495 begin
496
       if(Rst)
497
           RxDi <= #1 1;
498
       else
499
           case(MD)
500
               2'b00 : RxDi <= #1 RxD;
               2'b01 : RxDi <= #1 RxD;
501
502
               2'b10 : RxDi <= #1 (TxIdle ? RxD : 1);
503
               2'b11 : RxDi <= #1 RxD;
504
           endcase
505 end
506
507 // RS-232 auto-Handshaking is implemented as Ready-To-Receive (RTR) based on
508 //
           the Rcv FIFO flag settings. xRTS, which should connect to the receiving
           side's xCTS, is asserted whenever the local receive FIFO is less than
509 //
510 //
           half full. If a similar UART with hardware handshaking is connected,
511 //
           then that transmitter should stop sending until the local FIFO is read
512 //
           so that it is below the HF mark. Since local reads of the receive FIFO
513 //
           are expected to be much faster than the RS-232 baud rate, it is not
514 //
           expected that hysteresis will be required to prevent rapid assertion
515 //
           and deassertion of RTS.
516 //
517 //
           This handshaking mechanism was selected for the automatic handshaking
518 //
           mode because it prevents (or attempts to prevent) receive FIFO over-
519 //
           flow in the receiver. Furthermore, it reduces the software workload in
520 //
           the transmitter's send routines.
521 //
522 //
           For all other modes, the CTSi control signal to the UART_TXSM is held
523 //
           at logic one. This effectively disables the TxSM's handshaking logic,
524 //
           and allows the transmitter to send data as soon as data is written to
           Xmt FIFO.
525 //
526
527 always @(*)
528 begin
529
       case(MD)
           2'b00 : xRTS <= RTSo;
530
531
           2'b01 : xRTS <= ~RF_HF;
532
           2'b10 : xRTS <= 0;
533
           2'b11 : xRTS <= 0;
534
        endcase
535 end
536
537 assign RTSi = ((RS232) ? xRTS : xDE);
538 assign CTSi = ((MD == 1) ? xCTS : 1);
539
541 //
542 //
       UART Baud Rate Generator Instantiation
543 //
544
545 assign Ld_BRG = BRRE;
546
547 UART_BRG
548
                   .pDiv_Default(pDiv_Default)
549
               )BRG (
550
                   .Rst(Rst),
551
                   .Clk(Clk),
552
553
                   .Ld(Ld BRG),
```

```
.Div(Div),
555
556
                 .CE_16x(CE_16x)
557
              );
558
560 //
561 //
      UART Transmitter State Machine & Shift Register Instantiation
562 //
563
564 assign Hold = MD[1] & ~RTSo;
                               // Hold Tx when RS485 mode and RTSo not asserted
565
566 UART_TXSM
              XMT (
567
                 .Rst(Rst),
568
                 .Clk(Clk),
569
570
                 .CE_16x(CE_16x),
571
572
                 .Len(Len),
573
                 .NumStop(NumStop),
574
                 .ParEn(ParEn),
575
                 .Par(Par),
576
577
                 .TF_RE(RE_THR),
578
                 .THR(THR),
579
                 .TF_EF(TF_EF | Hold),
580
                 .TxD(TxD),
581
582
                 .CTSi(CTSi),
583
                  .TxIdle(TxIdle),
584
585
                  .TxStart(),
586
                 .TxShift(),
587
                 .TxStop()
588
              );
589
591 //
592 //
       UART Receiver State Machine & Shift Register Instantiation
593 //
594
595 UART_RXSM
              RCV (
596
                 .Rst(Rst),
597
                 .Clk(Clk),
598
599
                 .CE_16x(CE_16x),
600
601
                 .Len(Len),
602
                 .NumStop(NumStop),
603
                 .ParEn(ParEn),
604
                 .Par(Par).
605
606
                 .RxD(RxDi),
607
608
                 .RD(RD),
609
                 .WE_RHR(WE_RHR),
610
611
                 .RxWait(),
612
                 .RxIdle(RxIdle),
613
                 .RxStart(),
614
                 .RxShift(),
615
                 .RxParity(),
616
                 .RxStop(),
617
                 .RxError()
618
619
621 //
622 //
       UART Receive Timeout Module Instantiation
623 //
624
625 UART_RTO
              TMR (
626
                 .Rst(Rst),
627
                 .Clk(Clk),
628
629
                 .CE_16x(CE_16x),
630
631
                 .WE_RHR(WE_RHR),
                 .RE_RHR(RE_RHR),
632
```

```
634
                   .CCntVal(CCntVal),
635
                  .RTOVal(RTOVal),
636
637
                   .RcvTimeout(RTO)
638
639
641 //
642 //
643 //
       UART Interrupt Generator Instantiation
644
645 UART_INT
               INT (
646
                   .Rst(Rst),
647
                   .Clk(Clk),
648
                   .TF_HF(TF_HF),
649
650
                   .TF_EF(TF_EF),
                   .TxIdle(TxIdle),
651
652
653
                   .RF_FE(RHR[9]),
654
                  .RF_PE(RHR[8]),
655
                  .RF_HF(RF_HF),
656
                   .RF_EF(RF_EF),
657
658
                   .RTO(RTO),
659
660
                   .Clr_Int(Clr_Int),
661
                  .iTHE(iTHE),
662
                   .iTEF(iTEF),
663
664
                   .iTEM(iTEM),
665
666
                   .iRPE(iRPE),
                  .iRFE(iRFE),
667
668
                   .iRHF(iRHF),
669
                   .iRTO(iRTO)
670
               );
671
672 endmodule
```

```
2 //
 3 //
      Baud Rate Generator for UART module.
 4 //
 5
      Copyright 2008-2014 by Michael A. Morris, dba M. A. Morris & Associates
 6
  //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
      Further, no use of this source code is permitted in any form or means
27 //
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                     M. A. Morris & Associates
41 // Engineer:
                     Michael A. Morris
42 //
43 // Create Date:
                     13:28:23 05/10/2008
44 // Design Name:
                     Parallel Interface UART
45 // Module Name:
                      ../VerilogCoponentsLib/UART/UART_BRG.v
46 // Project Name:
                      Verilog Components Library
                     XC3S50A-4VQG100I, XC3S20A-4VQG100I, XC3S700AN-4FFG484I
47 // Target Devices:
48 // Tool versions:
                     ISE 10.1i SP3
49 //
50 // Description:
51 //
      This module implements a simple 16-bit Baud Rate Generator for the simple
52 //
53 //
      parallel interface UART.
54 //
55 // Dependencies:
56
  //
57 // Revision History:
58 //
59 //
      0.01
              08E10
                     MAM
                             File Created
60 //
61 //
      1.00
              08E10
                     MAM
                             Initial Release
62 //
63 //
      1.10
              08E13
                             Changed interface so Prescaler and Divider values
                     MAM
64 //
                             passed directly in by removing Baud Rate ROM.
65 //
66
  //
              08E14
                     MAM
                             Reduced width of divider from 10 to 8 bits.
      1.11
67 //
      1.20
                             Changed the structure of the PSCntr and Divider
68 //
              08E15
                     MAM
69 //
                             to use a multiplxer on the input to load or count
70 //
                             which results in a more efficient implementation.
71 //
                             Added a registered TC on the PSCntr which functions
72 //
                             to break the combinatorial logic chains and speed
73 //
                             counter implementations.
74 //
75 //
      1.30
                             Corrected initial condition of the PSCntr, which
              08G26
                     MAM
76 //
                             caused the prescaler to always divide by two.
77 //
                             Removed FF in PSCntr TC path to remove the divide
78 //
                             by two issue. CE_16x output remains as registered.
79 //
```

```
2.00
             11B06
                   MAM
                          Converted to Verilog 2001.
81 //
                          Module now part of the Parallel UART project. Modi-
82 //
      2.10
             13L28
                   MAM
83 //
                          fied to support a single 16-bit divider than the
84 //
                          4-bit pre-scaler and 8-bit divider used in the SSP
85 //
                          UART version of the module. Added parameter to set
86 //
                          default divider value so baud rate set on reset. A
87 //
                          load input, Ld, added to load baud rate divider.
88 //
89 // Additional Comments:
90 //
92
93 module UART_BRG #(
94
      95 )(
96
      input
             Rst,
97
      input
            Clk,
98
99
      input
             T.d.
                          // Baud Rate Generator Load
100
      input
             [15:0] Div,
                          // Baud Rate Generator Divider Load Value
101
102
                          // Clock Enable Output - 16x Baud Rate Output
      output reg CE_16x
103);
104
106 //
107 //
      Local Signal Declarations
108
  //
109
110 reg
          [15:0] Divider;
                                    // BRG Divider
111 wire
          TC_Divider;
                                    // BRG Divider TC
112
114 //
115 //
      Implementation
116 //
117
118 // BRG Divider
119
120 always @(posedge Clk)
121 begin
      if(Rst)
122
         Divider <= #1 pDiv_Default;</pre>
123
124
      else if(Ld | TC_Divider)
125
         Divider <= #1 Div;
126
      else
127
         Divider <= #1 (Divider - 1);
128 end
129
130 assign TC_Divider = ~ | Divider;
131
132 // Output 16x Bit Clock/CE
133
134 always @(posedge Clk)
135 begin
136
      if(Rst)
137
         CE_16x <= #1 1'b0;
138
      else
139
          CE_16x <= #1 TC_Divider;
140 end
141
142 endmodule
```

```
2 //
 3 //
      Transmitter SM and Shift Register module for UART.
 4
  //
 5
      Copyright 2008-2014 by Michael A. Morris, dba M. A. Morris & Associates
 6
  //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
27 //
      Further, no use of this source code is permitted in any form or means
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                     M. A. Morris & Associates
41 // Engineer:
                      Michael A. Morris
42 //
43 // Create Date:
                      21:22:38 05/10/2008
44 // Design Name:
                      Parallel Interface UART
45 // Module Name:
                      ../VerilogCoponentsLib/UART/UART_TXSM.v
46 // Project Name:
                      Verilog Components Library
47 // Target Devices:
                     XC3S50A-4VQG100I, XC3S20A-4VQG100I, XC3S700AN-4FFG484I
48 // Tool versions:
                      ISE 10.1i SP3
49 //
50 // Description:
51 //
      This module implements the Transmit State Machine for the Parallel Interface
52 //
53 //
      UART.
54 //
55 //
56 // Dependencies:
                      None
57 //
58 // Revision History:
59 //
                             File Created
60 //
      0.01
              08E10
                     MAM
61 //
62 //
      1.00
              08E24
                     MAM
                             Modified and tested TxSM to allow for several addi-
63 //
                             tional conditions regarding Mode 1 - RS232 w/ Hand-
64 //
                             shaking. In particular, TxSM goes to pStart from
65 //
                             pShift if CTS is not asserted when the current word
66 //
                             has been shifted.
67 //
      1.10
                             Modified to remove I/O signals best processed above
68 //
              08E28
                     MAM
69 //
                             this module: RTSi, RTSo, and DE. Removed from port
70 //
                             list and moved the decoded state ouput bits to the
71 //
                             end of the port list. Modified the TSRI and the TSR
72 //
                             length. TSRI now only processes the two MSBs of the
73 //
                             TSR load value. The length of TSR modified from 12
74 //
                             to 10 bits because the logic 1 fill value and the
75 //
                             bit counter allow the stop bits to be implicit. The
76 //
                             result is a faster signal path.
77 //
78 //
      1.20
              08F08
                     MAM
                             Modified TxSM to use a ROM to decode the [3:0]FMT
79 //
                             input like the RxSM. Changed the SR implementation
```

```
of the shift register into a registered multiplexer
                               implementation. Removed the bit counter and added
81 //
82 //
                               states to the SM to multiplex the data. Result is a
83 //
                               SM and SR that synthesizes to a speed that matches
84 //
                               the reported speed of the RxSM: 110+ MHz. This may
85 //
                               indicated that this UART may be useful as a high-
86 //
                               speed UART with an 8x over-sample instead of a 4x
87 //
                               oversample using a 48MHz clock input and a 2x DLL.
88 //
 89 //
        1.21
                08F12
                       MAM
                               Pulled Format Decoder ROM and moved to upper level
90 //
                               module. Added the outputs of the ROM to the port
                               list of the module. Module now supports more format
91 //
92
   //
                               directly with the new direct inputs including com-
 93 //
                               binations not normally used. The upper level module
94 //
                               must restrict the format inputs to those that are
95 //
                               proper. 7-bit formats require parity, and if not
96
   //
                               set on input, then the parity generated will be
 97 //
                               that specified by the Par bits.
98 //
99 //
        2.00
               11B06
                       MAM
                               Converted to Verilog 2001.
100 //
101 //
        2.01
                13G06
                       MAM
                               Corrected placement of #1 delay statements. Changed
102 //
                               combinatorial always to use @(*) instead of explicit
103 //
                               listing of signals in sensitivity list.
104 //
105 //
        2.10
                13L29
                       MAM
                               Modified header and description to indicate module
                               now part of the Parallel Interface UART project.
106 //
107 //
108
   // Additional Comments:
109 //
111
112 module UART_TXSM(
113
        input
               Rst,
               Clk.
114
        input
115
116
                CE_16x,
                               // 16x Clock Enable - Baud Rate x16
        input
117
118
                               // Word length: 0 - 8-bits; 1 - 7 bits
        input
               Len.
                               // Number Stop Bits: 0 - 1 Stop; 1 - 2 Stop
119
        input
               NumStop,
        input
120
                ParEn,
                               // Parity Enable
121
        input
                [1:0] Par,
                               // 0 - Odd; 1 - Even; 2 - Space (0); 3 - Mark (1)
122
               TF_EF,
123
        input
                               // Transmit THR Empty Flag
124
125
        input
                [7:0] THR,
                               // Transmit Holding Register
126
                               // Transmit THR Read Enable Strobe
        output reg TF_RE,
127
128
        input
                CTSi,
                               // RS232 Mode CTS input
129
130
                               // Serial Data Out, LSB First, Start bit = 0
        output reg TxD,
131
132
                               // Transmit State Machine - Idle State
        output
               TxIdle,
                               // Transmit State Machine - Start State - CTS wait
133
        output
               TxStart,
                               // Transmit State Machine - Shift State
// Transmit State Machine - Stop State - RTS clear
134
               TxShift,
        output
135
        output
               TxStop
136
137
139 //
140 //
        Module Parameters
141 //
142
143 localparam pIdle
                           = 0;
                                   // Idle - wait for data
                                   // Stop - deassert DE/RTS after 1 bit delay
144 localparam pStopDelay
                           = 1;
145 localparam pStartDelay =
                              2;
                                   // Start - assert DE/RTS, delay 1 bit & CTSi
                           = 3;
                                   // Unused State
146 localparam pUnused
                           = 10;
147 localparam pStartBit
                                   // Shift - transmit Start Bit
                                   // Shift - transmit TSR contents (LSB)
148 localparam
               pShift0
                           = 11;
                                   // Shift - transmit TSR contents
149 localparam pShift1
                           = 9;
                                   // Shift - transmit TSR contents
// Shift - transmit TSR contents
150 localparam pShift2
                           = 8;
151 localparam
                           = 12;
               pShift3
                                   // Shift - transmit TSR contents
152 localparam pShift4
                           = 13;
153 localparam pShift5
                           = 15;
                                   // Shift - transmit TSR contents
                                   // Shift - transmit TSR contents
154 localparam pShift6
                           = 14;
                                   // Shift - transmit TSR contents (MSB)
155 localparam pShift7
                           = 6;
                                   // Shift - transmit Parity Bit
   localparam
               pParityBit
                           = 4;
156
                                   // Shift - transmit Stop Bit 1
157 localparam pStopBit2
                           = 5;
                                   // Shift - transmit Stop Bit 2
                           = 7;
158 localparam pStopBit1
```

```
161 //
162 // Local Signal Declarations
163 //
164
165 reg
           [3:0] Bit;
                          // Bit Rate Divider
166 reg
           CE_BCnt;
                           // CEO Bit Rate Divider
167
168 wire
           Odd, Evn;
                           // Odd/Even parity signals
169 reg
           ParBit;
                           // Computed/assigned Parity Bit
170
171 reg
           [8:0] TSR;
                          // Transmit Shift Register
172
173 (* FSM_ENCODING="SEQUENTIAL",
174
      SAFE_IMPLEMENTATION="YES"
       SAFE_RECOVERY_STATE="4'b0" *) reg [3:0] TxSM = pIdle; // Xmt State Machine
175
176
178 //
179 //
       Implementation
180 //
181
182 // Set Transmit Idle Status Bit
183
184 assign TxIdle = (TxSM == pIdle);
                                          // Idle state
185 assign TxStop = (TxSM == pStopDelay); // Wait 1 bit to release line
186 assign TxStart = (TxSM == pStartDelay); // Take line and settle 1 bit
187 assign TxShift = (TxSM[3] | TxSM[2]);
                                         // Xmt Shift States
189 // Transmit State Machine Clock Enable
190
191 assign CE_TxSM = (TxIdle ? CE_16x : CE_BCnt);
192
193 // Shift Register Load Signal
194
195 assign Ld_TSR = CE_TxSM & ~TF_EF & CTSi
196
                   & ( (TxSM == pStartDelay)
197
                        (TxSM == pStopBit1)
198
                       (TxSM == pStopDelay) );
199
200 // Generate Transmit FIFO Read Enable
201
202 always @(posedge Clk)
203 begin
204
       if(TxIdle)
205
           TF_RE <= #1 1'b0;
206
        else
207
           TF_RE <= #1 Ld_TSR;
208 end
209
210 // Determine Load Value for Transmit Shift Register
211
212 assign Evn = ((Len) ? ^{1'b0}, THR[6:0]} : ^{THR});
213 assign Odd = ~Evn;
214
215 always @(*)
216 begin
217
       case(Par)
           2'b00 : ParBit <= Odd; // Odd
2'b01 : ParBit <= Evn; // Even
2'b10 : ParBit <= 0; // Space
218
219
220
221
           2'b11 : ParBit <= 1;
                                  // Mark
222
        endcase
223 end
224
225 // Transmit Shift Register
226
227 always @(posedge Clk)
228 begin
229
       if(TxIdle)
           TSR <= #1 9'b1_1111_1111;
230
231
        else if(Ld_TSR)
232
           TSR <= #1 {ParBit, THR[7:0]};
233 end
234
235 always @(posedge Clk)
236 begin
237
       if(Rst)
```

```
TxD <= #1 1;
239
        else case(TxSM)
240
                       : TxD <= #1 0;
           pStartBit
241
            pShift0
                        : TxD <= #1 TSR[0];
            pShift1
242
                        : TxD <= #1 TSR[1];
                       : TxD <= #1 TSR[2];
243
            pShift2
                       : TxD <= #1 TSR[3];
            pShift3
244
                        : TxD <= #1 TSR[4];
245
            pShift4
            pShift5
                       : TxD <= #1 TSR[5];
246
            pShift6
                        : TxD <= #1 TSR[6];
247
            pShift7
                        : TxD <= #1 TSR[7];
248
249
            pParityBit : TxD <= #1 TSR[8];</pre>
250
            default
                     : TxD <= #1 1;
251
        endcase
252 end
253
254 // Bit Rate Divider
255
256 always @(posedge Clk)
257 begin
258
        if(TxIdle)
259
           Bit <= #1 0;
        else if(CE_16x)
260
261
            Bit <= #1 Bit + 1;
262 end
263
264 always @(posedge Clk)
265 begin
266
        if(TxIdle)
267
           CE_BCnt <= #1 0;
268
        else
269
            CE_BCnt <= #1 CE_16x & (&Bit);</pre>
270 end
272 // Transmit State Machine
273
274 always @(posedge Clk)
275 begin
276
        if(Rst)
277
            TxSM <= #1 pIdle;
278
        else if(CE_TxSM)
279
           case(TxSM)
280
               pIdle
                            : TxSM <= #1 ((TF_EF) ? pIdle
281
                                                   : pStartDelay);
282
283
                pStartDelay : TxSM <= #1 ((TF_EF) ? pIdle
                                                   : ((CTSi) ? pStartBit
284
285
                                                              : pStartDelay));
286
287
                           : TxSM <= #1 pShift0;
                pStartBit
                            : TxSM <= #1 pShift1;
288
                pShift0
                            : TxSM <= #1 pShift2;
289
                pShift1
                pShift2
290
                            : TxSM <= #1 pShift3;
                            : TxSM <= #1 pShift4;
291
                pShift3
                pShift4
292
                            : TxSM <= #1 pShift5;
293
                            : TxSM <= #1 pShift6;
                pShift5
294
                pShift6
                           : TxSM <= #1 ((Len)
                                                   ? pParityBit
295
                                                    : pShift7 );
                  pShift7
296 //
                             : TxSM <= #1 ((ParEn) ? pParityBit
                                                     : ((NumStop) ? pStopBit2
297 //
298 //
                                                                   : pStopBit1));
299 //
300 //
                  pParityBit : TxSM <= #1 ((NumStop) ? pStopBit2</pre>
301 //
                                                       : pStopBit1);
302
                pShift7
                           : TxSM <= #1 ((ParEn) ? pParityBit
303
                                                   : pStopBit2);
304
305
                pParityBit : TxSM <= #1 pStopBit2;
306
                pStopBit2 : TxSM <= #1 pStopBit1;</pre>
307
308
                pStopBit1
                           : TxSM <= #1 ((TF_EF) ? pStopDelay
309
                                                    : pStartBit );
310
311
                pStopDelay : TxSM <= #1 ((TF_EF) ? pIdle
                                                   : ((CTSi) ? pStartBit
312
313
                                                             : pStartDelay));
314
315
                pUnused
                            : TxSM <= #1 pIdle;
            endcase
316
```

- 317 end 318 319 endmodule

```
2 //
 3 //
      Receiver SM and Shift Register module for UART.
 4 //
5
      Copyright 2008-2014 by Michael A. Morris, dba M. A. Morris & Associates
 6
  //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
      Further, no use of this source code is permitted in any form or means
27 //
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                     M. A. Morris & Associates
41 // Engineer:
                     Michael A. Morris
42 //
43 // Create Date:
                     08:44:44 05/31/2008
44 // Design Name:
                     Parallel Interface UART
45 // Module Name:
                      ../VerilogCoponentsLib/UART/UART_RXSM.v
46 // Project Name:
                      Verilog Components Library
47 // Target Devices:
                     XC3S50A-4VQG100I, XC3S20A-4VQG100I, XC3S700AN-4FFG484I
48 // Tool versions:
                     ISE 10.1i SP3
49 //
50 // Description:
51 //
      This module implements the Receive State Machine for the Parallel Interface
52 //
53 //
      UART.
54 //
55 // Dependencies:
                     None
56 //
57 // Revision History:
58 //
59 //
      0.01
              08E31
                     MAM
                             File Created
60 //
61 //
      1.00
              08F08
                     MAM
                             Module Released
62 //
63 //
      1.01
              08F12
                             Pulled Format Decoder ROM and added its outputs to
                     MAM
64 //
                             the port list. Allows greater format specification
65 //
                             flexibility. 7-bit formats require parity. If ParEn
66 //
                             is not set, the parity will be tested according to
67 //
                             the settings of the Par bits, which may result in
                             anomalous behavior.
68 //
69
  //
70 //
      2.00
              11B06
                     MAM
                             Converted to Verilog 2001.
71 //
72 //
      2.10
              131,28
                     MAM
                             Modified to headers and description to indicate
73 //
                             module is now part of the Parallel Interface UART
74 //
                             project. Modified RxSM to support reporting parity
                             and framing errors. Changed pChkParity state to
75 //
76 //
                             always go through ChkStop1 and/or ChkStop2 states
77 //
                             to ensure that framing errors are checked even after
78 //
                             a parity error is detected or not. Previously, a
79 //
                             detecting a parity error skipped the framing error
```

```
check, and required finding a mark level before con-
81 //
                            tinuing. Now, a parity error is recorded and a fram-
82 //
                            ing error is performed. If a framing error is de-
83 //
                            tected, the RxSM records the error and requires a
84 //
                            mark level before continuing. Modified bit counter
85 //
                            from an up counter to a down counter.
86 //
87 // Additional Comments:
88 //
90
91 module UART_RXSM(
92
       input
              Rst,
93
             Clk,
       input
94
95
       input
              CE_16x,
                            // 16x Clock Enable - Baud Rate x16
96
97
                            // Word length: 0 - 8-bits; 1 - 7 bits
       input
              Len,
98
                            // Number Stop Bits: 0 - 1 Stop; 1 - 2 Stop
              NumStop,
       input
99
       input
              ParEn,
                            // Parity Enable
100
       input
              [1:0] Par,
                            // 0 - Odd; 1 - Even; 2 - Space (0); 3 - Mark (1)
101
102
       input
              RxD.
                            // Input Asynchronous Serial Receive Data
103
104
       output reg [9:0] RD,
                            // Receive Data Output - bit 9 = FE, bit 8 = PE
105
       output reg WE_RHR,
                            // Write Enable - Receive Holding Register
106
107
       output RxWait,
                            // RxSM - Wait State
108
       output
              RxIdle,
                            // RxSM - Idle State
                            // RxSM - Start Bit Check State
109
              RxStart,
       output
110
              RxShift,
                            // RxSM - RxD Shift State
       output
                            // RxSM - RxD Parity Shift State
111
       output
              RxParity,
112
                            // RxSM - RxD Stop Bit Check States
       output RxStop,
                            // RxSM - Error State
113
       output RxError
114 );
115
   116
117 //
118 //
       Module Parameters
119 //
120
121 // Receive State Machine Declarations (Binary)
122
123 localparam pWaitMark =
                         0:
124 localparam pChkMark
                         1;
125 localparam pIdle
                         3;
126 localparam pChkStart =
                         2;
127 localparam pShift0
                       = 10;
128 localparam pShift1
                       = 11;
129 localparam pShift2
                         9;
130 localparam pShift3
                         8;
                       = 12;
131 localparam pShift4
132 localparam pShift5
                       = 13;
133 localparam pShift6
134 localparam pShift7
                       = 14;
135 localparam pChkStop1
                      = 6;
136 localparam pChkStop2
                       =
                         7;
137
   localparam pChkParity =
                         5;
138 localparam pRcvError
139
141 //
142 //
       Local Signal Declarations
143 //
144
145 (* FSM ENCODING="SEQUENTIAL",
      SAFE IMPLEMENTATION="YES"
146
      SAFE_RECOVERY_STATE="4'b0" *) reg [3:0] RxSM = pWaitMark;
147
148
149 reg
           [3:0] BCnt;
150 reg
          [9:0] RSR;
151
152 reg
          ParErr;
153
155 //
156
   //
       Implementation
157
   //
158
```

```
160 //
161 //
      RxSM Decode
162 //
163
164 assign RxSM_Wait = (
                      (RxSM == pWaitMark)
165
                       (RxSM == pChkMark)
166
                       (RxSM == pIdle)
167
                       (RxSM == pRcvError) );
168
169 assign RxWait
                 = RxSM Wait;
170 assign RxIdle
                 = (RxSM == pIdle);
171 assign RxStart
                 = (RxSM == pChkStart);
172 assign RxShift
                 = (
                      (RxSM == pShift0)
173
                      (RxSM == pShift1)
174
                      (RxSM == pShift2)
175
                      (RxSM == pShift3)
176
                      (RxSM == pShift4)
                      (RxSM == pShift5)
177
                      (RxSM == pShift6)
178
179
                      (RxSM == pShift7) );
180 assign RxParity = (RxSM == pChkParity);
181 assign RxStop
                 = (RxSM == pChkStop1) | (RxSM == pChkStop2);
182 assign RxError = (RxSM == pRcvError);
183
185 //
186 //
       Bit Rate Prescaler
187 //
          Prescaler is held in the half-bit load state during reset and when the
188 //
189 //
          RXSM is in the RxSM_Wait states. As a consequence, the first overflow
190 //
           is only half a bit period, and only occurs in the pChkStart state.
191 //
          Subsequently, overflows occur once per bit period in the middle of each
192 //
          of the remaining bits.
193 //
194
195 assign Rst_BCnt = Rst | RxSM_Wait;
196
197 always @(posedge Clk)
198 begin
       if(Rst_BCnt)
199
200
           BCnt <= #1 4'b0111;
       else if(CE 16x)
201
           BCnt <= #1 BCnt - 1;
202
203 end
204
205 assign TC_BCnt = CE_16x & ~ | BCnt;
206
208
209 assign CE_RxSM = (RxSM_Wait ? CE_16x : TC_BCnt);
210
212 //
213 //
       Receive Shift Register
214
   //
215
216 always @(posedge Clk)
217 begin
218
       if(Rst)
219
           RSR <= #1 0;
       else if(CE_RxSM)
220
221
          case(RxSM)
222
              pChkStart
                        : RSR
                                <= #1 8'b0;
223
              pShift0
                        : RSR[0] <= #1 RxD;
224
              pShift1
                        : RSR[1] <= #1 RxD;
                        : RSR[2] <= #1 RxD;
225
              pShift2
226
              pShift3
                        : RSR[3] <= #1 RxD;
227
              pShift4
                        : RSR[4] <= #1 RxD;
228
              pShift5
                        : RSR[5] <= #1 RxD;
229
              pShift6
                        : RSR[6] <= #1 RxD;
230
              pShift7
                        : RSR[7] <= #1 RxD;
231
              pChkParity : RSR[8] <= #1 ParErr;</pre>
232
              pChkStop2
                         RSR[9] <= #1 ~RxD;
                        : RSR[9] <= #1 ~RxD;
233
              pChkStop1
234
              default
                        : RSR
                                <= #1 RSR;
235
          endcase
236 end
237
```

```
239 //
240 // Parity Checker
241 //
           if not Check Parity State, then ParErr = 0
242 //
243
244 assign OddPar = ^{RxD, RSR};
245 assign EvnPar = ~OddPar;
246
247 always @(*)
248 begin
249
       case(Par)
250
           2'b00 : ParErr <= ~OddPar;
251
           2'b01 : ParErr <= ~EvnPar;
252
           2'b10 : ParErr <= RxD;
253
           2'b11 : ParErr <= ~RxD;
254
       endcase
255 end
256
258
259 //
       Receive Holding Register Data
260 //
261
262 assign CE_RD = CE_RxSM & (((RxSM == pChkStop1) & RxD) | (RxSM == pRcvError));
263
264 always @(posedge Clk)
265 begin
266
       if(Rst)
267
           RD <= #1 0;
268
       else if(CE RD)
           RD <= #1 RSR;
269
270 end
271
272 always @(posedge Clk)
273 begin
274
       if(Rst)
275
            WE_RHR <= #1 1'b0;
276
277
            WE_RHR <= #1 CE_RD;
278 end
279
281 //
282 //
       RxSM - Receive State Machine
283 //
284 //
           The Receive State Machine starts in the WaitMark state to insure that
285 //
           the receive line is in the marking state before continuing. The ChkMark
286 //
           state validates that the receive line is in the marking state. If it
           is, then the RxSM is adanced to the Idle state to wait for the start
287 //
288 //
           bit. Otherwise, RxSM returns to the WaitMark state to wait for the line
289 //
           to return to the marking (idle) state.
290 //
291 //
           The format is processed through the receive sequence. The length,
292 //
           parity options, and the number of stop bits determine the state tran-
293 //
           sitions that the RxSM makes. A parity or a framing error is simply
294 //
           recorded as errors in the 9th and 10th bits of the receive shift regis-
295 //
           ter. Invalid stop bits, line break conditions, etc. are handled through
           the pRcvError and the pWaitMark states. Thus, line break conditions are
296 //
           not expected to cause the RxSM to receive more than one character, and
297 //
298 //
           the pWaitMark state will hold the RxSM in a wait state until RxD returns
299 //
           to the marking (idle) level.
300 //
301
302 always @(posedge Clk)
303 begin
304
       if(Rst)
            RxSM <= #1 pWaitMark;</pre>
305
306
       else if(CE_RxSM)
307
           case(RxSM)
308
              pWaitMark : RxSM <= #1 ( RxD ? pChkMark
309
                                           : pWaitMark);
310
311
              pChkMark
                        : RxSM <= #1 ( RxD ? pIdle
312
                                           : pWaitMark);
313
314
              pIdle
                        : RxSM <= #1 (~RxD ? pChkStart
315
                                           : pIdle);
316
```

```
pChkStart : RxSM <= #1 ( RxD ? pIdle
318
                                                : pShift0);
319
320
                pShift0
                          : RxSM <= #1 pShift1;
321
                pShift1
                            : RxSM <= #1 pShift2;
                pShift2
                           : RxSM <= #1 pShift3;
322
                pShift3
                           : RxSM <= #1 pShift4;
: RxSM <= #1 pShift5;
323
324
                pShift4
                          : RxSM <= #1 pShift6;
325
                pShift5
326
327
                pShift6
                          : RxSM <= #1 (Len
                                                  ? pChkParity
328
                                                   : pShift7);
329
330
                pShift7
                          : RxSM <= #1 (ParEn ? pChkParity
331
                                                   : (NumStop ? pChkStop2
332
                                                              : pChkStop1));
333
334 //
                  pChkParity : RxSM <= #1 (ParErr ? pRcvError
335 //
                                                     : (NumStop ? pChkStop2
336 //
                                                                : pChkStop1));
337
338
                pChkParity : RxSM <= #1 (NumStop ? pChkStop2
339
                                                    : pChkStop1);
340
                pChkStop2 : RxSM <= #1 (RxD ? pChkStop1
341
                                               : pRcvError);
342
343
                pChkStop1 : RxSM <= #1 (RxD ? pIdle
344
345
                                                : pRcvError);
346
347
                pRcvError : RxSM <= #1 pWaitMark;</pre>
348
349
                default : RxSM <= #1 pWaitMark;</pre>
350
            endcase
351 end
352
353 endmodule
```

```
2 //
 3 //
      Receive Timeout module for UART.
 4
  //
5
      Copyright 2008-2014 by Michael A. Morris, dba M. A. Morris & Associates
 6
  //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 //
      Boston, MA 02110-1301 USA
26 //
27 //
      Further, no use of this source code is permitted in any form or means
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 //
      Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                     M. A. Morris & Associates
41 // Engineer:
                      Michael A. Morris
42 //
43 // Create Date:
                      06:50:40 06/14/2008
44 // Design Name:
                      Synchronous Serial Peripheral (SSP) Interface UART
45 // Module Name:
                      ../VerilogCoponentsLib/SSP_UART/UART_RTO.v
46 // Project Name:
                      Verilog Components Library
47 // Target Devices:
                     XC3S50A-4VQG100I, XC3S20A-4VQG100I, XC3S700AN-4FFG484I
48 // Tool versions:
                     ISE 10.1i SP3
49 //
50 // Description: This module implements a receive timeout timer which sets a
                  flag to indicate that the timeout occured. The flag is cleared
51 //
                  by reset or by the reading of the Receive Holding Register.
52 //
53 //
54 //
                  The Receive Timeout Val should be set by the client module to a
55 //
                  value which corresponds to the desired timeout value in terms
56 //
                  of the number of bit times. This module scales the 16x bit rate
57 //
                  clock enable by 16 to set the internal bit rate clock enable.
58 //
                  The client module provide the character frame length and the
59 //
                  number of characters to delay. The character frame length
60 //
                  varies as a function of the frame format, e.g. 8N1, 8E2, or
61 //
                  701. The number of characters to delay for the timeout is a
62 //
                  fixed number of character periods, e.g. 3, in most cases. The
63 //
                  module allows these values to be independently specified.
64 //
65 //
66 // Dependencies:
                     none
67 //
68 // Revision History:
69 //
70 //
      0.01
              08E14
                     MAM
                             File Created
71 //
72 //
      1.00
              08E14
                     MAM
                             Initial Release
73 //
74 //
      1.10
              08E14
                             Changed the input parameters to have two delay
                     MAM
                             parameters: CCntVal - character length; and
75 //
76 //
                                         RTOVal - # characters to delay.
77 //
                             The result is a faster implementation, and one
78 //
                             the RTOVal can usually be set as a constant.
79 //
```

```
80 // 1.11
             08E15
                    MAM
                          Changed Module Name
81 //
82 //
      2.00
             11B06
                   MAM
                          Converted to Verilog 2001.
83 //
84
  // Additional Comments:
85 //
87
88 module UART_RTO(
89
      input
             Rst,
90
      input
             Clk.
91
92
      input
             CE_16x,
93
94
             WE_RHR,
      input
95
      input
             RE_RHR,
96
97
      input
             [3:0] CCntVal,
98
      input
             [3:0] RTOVal,
99
100
      output reg RcvTimeout
101 );
102
104 //
105 //
      Local Signal Declarations
106 //
107
108
      wire
             Clr_RTOArm;
109
             RTOArm;
      reg
110
111
      wire
             Clr_BCnt;
112
             [3:0] BCnt;
      reg
             TC_BCnt;
113
      reg
114
115
      wire
             Clr_CCnt;
116
             [3:0] CCnt;
      reg
117
      reg
             TC_CCnt;
118
119
      wire
             Clr_RTOCnt, CE_RTOCnt;
120
      reg
             [3:0] RTOCnt;
121
             TC_RTOCnt;
      req
122
123
      wire
             Clr_RTO, CE_RTO;
124
126 //
127 //
      Implementation
128 //
129 //
      RTO Arm FF
         Armed with each received character, cleared by Rst, RE_RHR, or timeout
130 //
131 //
132
133 assign Clr_RTOArm = RE_RHR | CE_RTO;
134
135 always @(posedge Clk)
136 begin
137
      if(Rst)
138
         RTOArm <= #1 0;
139
      else if(Clr_RTOArm)
140
         RTOArm <= #1 0;
      else if(WE_RHR)
141
         RTOArm <= #1 1;
142
143 end
144
146 //
147 //
      Bit Rate Divider
148 //
         Held in reset until RTO Armed or if Rst asserted
149 //
150
151 assign Clr_BCnt = Rst | WE_RHR | Clr_RTOArm | ~RTOArm;
152
153 always @(posedge Clk)
154 begin
155
      if(Clr_BCnt)
156
         BCnt <= #1 0;
      else if(CE_16x)
157
         BCnt <= #1 BCnt + 1;
158
```

```
159 end
160
161 always @(posedge Clk)
162 begin
163
       if(Clr_BCnt)
164
          TC_BCnt <= #1 0;
165
       else if(CE_16x)
166
          TC_BCnt <= #1 (BCnt == 4'b1110);
167 end
168
170 //
171 //
       Character Frame Divider
172 //
          Held in reset until RTO Armed or if Rst asserted
173 //
174
175 assign Clr_CCnt = Clr_BCnt;
176 assign CE_CCnt = CE_16x & TC_BCnt;
177
178 always @(posedge Clk)
179 begin
180
       if(Clr_CCnt)
181
          CCnt <= #1 CCntVal;</pre>
182
       else if(CE_CCnt)
183
          CCnt <= #1 ((TC_CCnt) ? CCntVal : CCnt - 1);</pre>
184 end
185
186 always @(posedge Clk)
187 begin
188
       if(Clr_CCnt)
189
          TC_CCnt <= #1 0;
190
       else if(CE_16x)
191
          TC_CCnt <= #1 (CCnt == 0);
192 end
193
195 //
196 //
       Receive Timeout Counter
197 //
          Held in reset until RTO Armed or if Rst asserted
198 //
          Counts bit periods when RTO Armed
199
200 assign Clr_RTOCnt = Clr_BCnt;
201 assign CE_RTOCnt = CE_16x & TC_BCnt & TC_CCnt;
202
203 always @(posedge Clk)
204 begin
205
       if(Clr_RTOCnt)
206
          RTOCnt <= #1 RTOVal;
207
       else if(CE_RTOCnt)
208
          RTOCnt <= #1 ((TC_RTOCnt) ? RTOVal : RTOCnt - 1);
209 end
210
211 always @(posedge Clk)
212 begin
213
       if(Clr_RTOCnt)
214
          TC_RTOCnt <= #1 0;
215
       else if(CE_16x)
216
          TC_RTOCnt <= #1 (RTOCnt == 0);
217 end
218
220 //
221 //
       Receive Timeout Latch
222 //
          Cleared by Rst or any read of the RHR
223 //
          Set by RTOCnt terminal count
224
225 assign Clr_RTO = RE_RHR;
226 assign CE_RTO = CE_16x & TC_BCnt & TC_CCnt & TC_RTOCnt;
227
228 always @(posedge Clk)
229 begin
230
       if(Rst)
231
          RcvTimeout <= #1 0;
232
       else if(Clr_RTO)
233
          RcvTimeout <= #1 0;
234
       else if(CE_RTO)
235
          RcvTimeout <= #1 1;
236 end
237
```

238 endmodule

```
2 //
3 //
      Interrupt Generator module for UART.
 4 //
5
      Copyright 2008-2014 by Michael A. Morris, dba M. A. Morris & Associates
 6 //
  //
      All rights reserved. The source code contained herein is publicly released
 8
  //
      under the terms and conditions of the GNU General Public License as conveyed
9
  //
      in the license provided below.
10 //
11 //
      This program is free software: you can redistribute it and/or modify it
12 //
      under the terms of the GNU General Public License as published by the Free
13 //
      Software Foundation, either version 3 of the License, or any later version.
14 //
15 //
      This program is distributed in the hope that it will be useful, but WITHOUT
16 //
      ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 //
      FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 //
      more details.
19 //
20 //
      You should have received a copy of the GNU General Public License along with
21 //
      this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
22 //
23 //
      Free Software Foundation, Inc.
24 //
      51 Franklin Street, Fifth Floor
25 // Boston, MA 02110-1301 USA
26 //
      Further, no use of this source code is permitted in any form or means
27 //
28 //
      without inclusion of this banner prominently in any derived works.
29 //
30 // Michael A. Morris <morrisma_at_mchsi_dot_com>
31 //
      164 Raleigh Way
32 //
      Huntsville, AL 35811
33 //
34 //
36
37 `timescale 1ns / 1ps
38
40 // Company:
                     M. A. Morris & Associates
41 // Engineer:
                     Michael A. Morris
42 //
43 // Create Date:
                     09:37:34 06/15/2008
44 // Design Name:
                     Parallel Interface UART
45 // Module Name:
                      ../VerilogCoponentsLib/UART/UART_INT.v
46 // Project Name:
                     Verilog Components Library
47 // Target Devices: XC3S50A-4VQG100I, XC3S20A-4VQG100I, XC3S700AN-4FFG484I
48 // Tool versions:
                     ISE 10.1i SP3
49 //
50 // Description:
51 //
      This module implements the interrupt request logic for the parallel inter-
52 //
53 //
      face UART. Interrupt requests are generated for four conditions:
54 //
55 //
      (1) Transmit FIFO Empty;
      (2) Transmit FIFO Half Empty;
56 //
57 //
      (3) Receive FIFO Half Full;
58 //
      (4) and Receive Timeouts.
59 //
60 //
      The interrupt flags will be reset/cleared as indicated below except when the
61 //
      rst/clr pulse is coincident with the pulse which would set the flag, the
62 //
      flag remains set so that the new assertion pulse is not lost.
63 //
64 //
      There remains a small probability that the second pulse may be lost. This
      can be remedied by stretching the setting pulse to a width equal to the un-
65 //
66 //
      certainty between the setting and resetting pulses: approximately 4 clock
67 //
      cycles when relce modules are used to generate the Clr_Int pulse.
68 //
69 // Dependencies: redet.v, fedet.v
70 //
71 // Revision History:
72 //
73 //
                             File Created. Implementation copied from that used
                    MAM
74 //
                             for the SSP UART
75 //
76 // Additional Comments:
77 //
78 //
          The interrupt flags are set and reset under a variety of conditions.
79 //
```

```
iTHE -
                  Set on the falling edge of Transmit FIFO Half Full (TF_HF)
81 //
                   Rst on Clr_Int.
82 //
83 //
           iTFE - Set on the rising edge of the Transmit FIFO Empty Flag (TF_EF)
84 //
                   Rst on Clr_Int.
85 //
86 //
           iRFE - Set on the rising edge of Receive Error at output of Rx FIFO
87 //
                   Rst of Clr_Int.
88 //
89 //
           iRHF -
                  Set on the rising edge of Receive FIFO Half Full (RF_HF)
90 //
                  Rst on Clr_Int or on the falling edge of RF_HF.
91 //
92 //
           iRTO - Set on the rising edge of RTO
 93 //
                  Rst on Clr_Int.
94 //
96
97 module UART_INT(
98
               Rst,
                                      // Reset
       input
99
       input
               Clk.
                                      // Clock
100
101
       input
               TF_HF,
                                      // Transmit FIFO Half-Full Flag
       input
102
                                      // Transmit FIFO Empty Flag
              TF EF.
103
       input
               TxIdle,
                                      // Transmit Idle Flag
104
105
       input
               RF_FE,
                                     // Receive FIFO Framing Error Flag
                                     // Receive FIFO Parity Error Flag
106
       input
               RF PE.
                                     // Receive FIFO Half-Full Flag
107
       input
               RF_HF,
108
       input
               RF_EF,
                                     // Receive FIFO Empty Flag
109
       input
              RTO,
                                     // Receive Timeout Flag
110
111
       input
               Clr_Int,
                                     // Clear interrupt pulse
112
113
       output reg iTHE,
                                     // Interrupt - Tx FIFO Half Empty
       output reg iTEF,
                                     // Interrupt - Tx FIFO Empty
114
                                     // Interrupt - Tx SR Empty
115
       output reg iTEM,
116
117
       output reg iRFE,
                                     // Interrupt - Rx FIFO Framing Error
                                     // Interrupt - Rx FIFO Parity Error
// Interrupt - Rx FIFO Half Full
118
       output reg iRPE,
119
       output
               reg iRHF,
120
       output reg iRTO
                                      // Interrupt - Receive Time Out Detected
121 );
122
124 //
125 //
       Local Signal Declarations
126 //
127
128
               reTF_EF, feTF_HF, reTxIdle;
129
       wire
               reRF_FE, reRF_PE;
               reRF_HF, feRF_HF, reRF_EF;
130
       wire
131
       wire
               reRTO;
132
134 //
135 //
       Implementation
136 //
137
138 redet
           RE1 (.rst(Rst), .clk(Clk), .din(TF_EF), .pls(reTF_EF));
           FE1 (.rst(Rst), .clk(Clk), .din(TF_HF), .pls(feTF_HF));
RE2 (.rst(Rst), .clk(Clk), .din(TxIdle), .pls(reTxIdle));
139 fedet
140 redet
141
142 redet
           RE3 (.rst(Rst), .clk(Clk), .din(RF_FE),
                                                 .pls(reRF_FE));
           RE4 (.rst(Rst), .clk(Clk), .din(RF_PE),
143 redet
                                                  .pls(reRF_PE));
144 redet
           RE5 (.rst(Rst), .clk(Clk), .din(RF_HF),
                                                 .pls(reRF_HF));
           FE2 (.rst(Rst), .clk(Clk), .din(RF_HF),
RE6 (.rst(Rst), .clk(Clk), .din(RF_EF),
145 fedet
                                                  .pls(feRF_HF));
146 redet.
                                                  .pls(reRF_EF));
147
148 redet
           RE7 (.rst(Rst), .clk(Clk), .din(RTO),
                                                  .pls(reRTO));
149
151 //
152 //
       Transmit FIFO Half Empty Interrupt Flag
153 //
154
155 assign Rst_iTHE = Rst | (iTHE & Clr_Int);
156
157 always @(posedge Clk or posedge feTF_HF)
158 begin
```

```
159
      if(feTF_HF)
160
         iTHE <= #1 1;
      else if(Rst_iTHE)
161
162
          iTHE <= #1 feTF_HF;</pre>
163 end
164
166 //
167 //
      Transmit FIFO Empty Interrupt Flag
168 //
169
170 assign Rst_iTEF = Rst | (iTEF & Clr_Int);
171
172 always @(posedge Clk or posedge reTF_EF)
173 begin
174
      if(reTF_EF)
175
         iTEF <= #1 1;
176
      else if(Rst_iTEF)
177
         iTEF <= #1 reTF_EF;</pre>
178 end
179
181 //
182 //
      Transmit SR Empty Interrupt Flag
183 //
184
185 assign Rst_iTEM = Rst | (iTEM & Clr_Int);
186
187 always @(posedge Clk or posedge reTxIdle)
188 begin
189
      if(reTxIdle)
190
         iTEM <= #1 1;
191
      else if(Rst_iTEM)
192
          iTEM <= #1 reTxIdle;</pre>
193 end
194
196 //
197 //
      Receive FIFO Framing Error Interrupt Flag
198 //
199
200 assign Rst_iRFE = Rst | (iRFE & Clr_Int);
201
202 always @(posedge Clk or posedge reRF_FE)
203 begin
204
      if(reRF_FE)
205
         iRFE <= #1 1;
206
      else if(Rst_iRFE)
207
         iRFE <= #1 (RF_FE | reRF_FE);</pre>
208 end
209
211 //
212 //
      Receive FIFO Parity Error Interrupt Flag
213 //
214
215 assign Rst_iRPE = Rst | (iRPE & Clr_Int);
216
217 always @(posedge Clk or posedge reRF_PE)
218 begin
219
      if(reRF_PE)
220
         iRPE <= #1 1;
221
      else if(Rst_iRPE)
222
         iRPE <= #1 (RF_PE | reRF_PE);</pre>
223 end
224
226 //
227 //
      Receive Data Available Interrupt Flag
228 //
229
230 assign Rst_iRHF = Rst | (iRHF & (Clr_Int | feRF_HF | reRF_EF));
231
232 always @(posedge Clk or posedge reRF_HF)
233 begin
234
      if(reRF_HF)
235
         iRHF <= #1 1;
236
      else if(Rst_iRHF)
237
         iRHF <= #1 reRF_HF;</pre>
```

```
239
241 //
242 //
      Receive Timeout Interrupt Flag
243 //
244
245 assign Rst_iRTO = Rst | (iRTO & Clr_Int);
246
247 always @(posedge Clk or posedge reRTO)
248 begin
249
      if(reRTO)
250
         iRTO <= #1 1;
251
      else if(Rst_iRTO)
252
         iRTO <= #1 reRTO;
253 end
254
255 endmodule
```

```
2 Project: M65C02A_uP_ROM
3 File Revision: 0007
 4 Author(s): Michael A. Morris
 5 Description: M65C02A Microprogram
8
9
10 --
       Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
11 --
12 --
       All rights reserved. The source code contained herein is publicly released
13 --
       under the terms and conditions of the GNU General Public License as conveyed
14 --
       in the license provided below.
15 --
16 --
       This program is free software: you can redistribute it and/or modify it
17 --
       under the terms of the GNU General Public License as published by the Free
18 --
       Software Foundation, either version 3 of the License, or any later version.
19 --
20 --
       This program is distributed in the hope that it will be useful, but WITHOUT
21 --
       ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
22 --
       FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
23 --
       more details.
24 --
25 --
       You should have received a copy of the GNU General Public License along with
  --
26
       this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
27 --
28 --
       Free Software Foundation, Inc.
29 --
       51 Franklin Street, Fifth Floor
30 --
       Boston, MA 02110-1301 USA
31 --
32 --
       Further, no use of this source code is permitted in any form or means
33 --
       without inclusion of this banner prominently in any derived works.
34 --
35 --
       Michael A. Morris <morrisma_at_mchsi_dot_com>
36 --
       164 Raleigh Way
37
  --
       Huntsville, AL 35811
       IISA
39
40 -----
41
42
43 -- Revision History:
                           _____
44 -----
45 --
       0001
                               Initial conversion of M65C02_uPgm_ROM_V3a used with
              13I16 mam
47 --
                               the M65C02_ALU.v module. Removed Rockwell instruc-
48 --
                               tions. Instruction set supported now only supports
49 --
                               original 65C02, otherwise known as the 65SC02, plus
                               the WAI and STP instructions from W65C02S.
50 --
51 --
       0002
               14F21
52 --
                      mam
                               Completed change of microprogram to support the im-
53 --
                               plementation of M65C02A Address Generator. In addi-
54 --
                               tion, allocated saved two (2) NA control signals for
55 --
                               future use as additional microprogram control sig-
56 --
                               nals. These signals already set to allow the micro-
57 --
                               program to use the BA field as data sources for the
                               two temporary registers, {OP2, OP1}, and the decode ROM. It is expected that with this change and the
58
59 --
60 --
                               change to the R multiplexer of the ALU, which allows
61 --
                               the "opcode" field to determine the value by which
62 --
                               INC/DEC, the microprogram will be able to implement
63 --
                               a virtual FORTH machine or the SWEET16 virtual
64 --
                               machine using registers in the zero/data page of
65 --
66
67 --
                               Changed definition of the IO_Op so that it is one-
       0003
               14G04
                       mam
68 --
                               hot encoded as IO_Op[1] is (RE | IF), and IO_Op[0]
69 --
70 --
71 --
                               Corrected an error in the DI_Op field of the STY dp
       0004
               14G25
                       mam
72 --
                               and STY dp,X instructions. Rather than IF, the field
73 --
                               was coded as IR which defines the wrong operation
74 --
                               for reading the zero page operand address after the
75 --
                               opcode. The result was an incorrect address output.
76 --
77 --
       0005
               14G27
                               Changed all WE_M to WE_R. WE_M does properly allow
                       mam
78 --
                               the PSW to be updated during RMW instructions. WE_R
79 --
                               was the means by which memory was written in the
```

100 --101 --

102 --103 --

104 --

105 --

106 --

107 --

108 --

109 --

110 --

111 --

112 --113 --

114 --

115 --

116 --

117 --

118 --

119 --

120 --121 --

122 --

123 --

124 --

125 --

126 --

127 --

128 --

129 --

130 --

131 --

132 --

133 --

134 --

135 --

136 --

137 --

138 --139 --

140 --

141 --

142 --

143 --

144 --

145 --

146 --

```
previous microprogram version: M65C02_uPgm_V3.txt.
81 --
82 --
       0006
               14H01
                               Modified to support relative addressing as 8-bit w/
                       mam
83 --
                               sign extension or as 16-bit. If OP2 loaded simulta-
84 --
                               neously with OP1, then DI_Op[0] will load OP2 with
85 --
                               the sign extension of the operand register data in-
86 --
                               put. This operation supports 8-bit relative address-
87 --
                               ing. The address generator requires a simple modifi-
88 --
                               cation to remove the Rel internal data bus and to
89
                               substitute {OP2, OP1} in its stead. The microprogram
90 --
                               must control whether OP2 is loaded with the sign
                               of the relative offset loaded into OP1 or not in
91 --
92 --
                               order to implement the 8-bit relative branches.
93 --
94 --
                               Updating uP_Cntl field with mnemonics and updating
       0007
               14H23
                      mam
95 --
                               comment fields.
96 --
97 ---
```

98 -- Comments 99 -----

The microprogram controller being targeted is the F9408A MPC. That controller provides for sequential execution (FTCH), microroutine subroutines (RTS, BSR), multi0way branching (BMW), unconditional externally controlled branching (BRV0, BRV1, BRV2, BRV3), and conditional branching using external test inputs (BTL0, BTH0, BTL1, BTH1, BTL2, BTH2, BTH3). Past use of this controller has been focused on using the FTCH, BRV0, BSR, RTS, and BTL0/BTH0 as the basis of control. An external multiplexer controlled by the microword and tied to the T0 test pin has been used for most tests. BRV0 has been used in a conventional manner, and as such, it has only been used as an unconditional branch to a microprogram address supplied in the microword. No extraordinary use of these basic control structures has been attempted.

With the program and data memory of the target, the M65C02 synthesizable microprocessor/microcomputer, external to the core, there is a need to implement a memory interface. From an implementation perspective, the external memory interface would need to supply a ready signal so that the M65C02 logic can capture any input data into the instruction register, IR, one of the two internal temporary operand registers, OPl and OP2, or one of the programmer-visible registers of the processor core: A, X, Y, P, or S.

If the direct approach to using the F9408A MPC is maintained, a number of additional clock cycles will be added to each operation. A discrete logic FSM approach for the processor core controller would branch to any number of multiple states as needed to minimize the total number of cycles needed to implement any instruction of the processor core. A microprogrammed approach for implementing the processor core is the objective because it provides a more flexible approach to the implementation, and provides an easier path to upgrading the instruction set with additional instructions from the Rockwell and the Western Design Center versions of the basic processor core. With an F9408A MPC, a simple straight forward approach can be taken to the development of the microprogrammed state machine. Without using external logic to augment the operation of the F9408A, the resulting micoprogram can be limited to simple, single variable tests, which will result in the additional of clock cycles to most operations/algorithms. This is not a limitation of the F9408A MPC itself, or microprogramming in general, but of the application in which the F9408A is included.

Mult-way branching in standard FSMs is natural, but is also one of the most difficult design aspects of FSMs. Depending on the type of FSM being develped, implementing (area and speed) efficient state transition equations for FSMs with many branches in many states is difficult and can be very difficult to test and debug. The same statement applies to microprogrammed state machines, and is one reason why most MPCs have only a limited number of instructions which support multi-way branching. However, microprogrammed state machines are not limited by the architectural limitation imposed by standard MPCs.

147 --148 --The M65C02 supports the reset trap, a non-maskable interrupt (NMI), a mask-149 -able interrupt, and the break instruction trap. In most cases, the two 150 -interrupts are evaluated at the completion of each instruction. However, the 151 -first instruction after one of these traps/interrupts is always executed. To 152 -allow for this behavior to be easily implemented, BRV1 is used to initiate 153 -the execution of a instruction regardless of the state of the NMI and/or IRQ 154 -signals. BMW is used to test up to three signals and select the appropriate 155 -action. Thus, most instructions will initiate the fetch of the next instruc-156 -tion by terminating their execution with BMW. Using a 2-way table, the BMW will either complete the execution of the current instruction and the fetch 157 --158 -- of the next instruction's opcode, or it will branch into the interrupt/traps

194 --

195 --

196 --

197 --

198 --

199 --

200 --201 --

202 --

204 --205 --

206 --

207 --

208 --

209 --

210 --211 --

212 --

213 --

214 \_\_

215 --

216 --

217 --

218 --

219 --

220 --

handler microroutine. Single cycle instructions will use BRV3 for the same 160 -purpose, but implemented in a different manner. The next state for BMW is 161 -either BRV1 or BRV2. BRV1 is used to complete the execution of the current 162 -instruction and fetch the next instruction's opcode. BRV2 is used to capture 163 -the interrupt vector and complete the execution of the current instruction. 164 --Both the IRQ/NMI trap handler and the BRK handler start with a BRV2 instruc-165 -tion, which completes the current instruction and captures the PC. The BRV3 166 --MPC operation performs the same function as BRV1, but the next state is 167 -either the first state of the next instruction or the IRQ/NMI trap micro-168 -routine, which capture's the current instruction PC with BRV2. 169 --

170 --The microprogram behavior is based on two assumptions: (1) external memory 171 -is of a type in which the read data available is related to the address pre-172 -sented during the cycle, i.e. asynchronous, no-wait state RAM; and (2) the PC control field causes the modification of the PC for the next clock cycle. 173 --174 --With these two assumptions, the microprogram starts with an unconditional 175 -jump to a 2-way jump table which initiates the fetch of an instruction opcode from memory, or vectors to the microprogram's interrupt handler. The 176 --177 --BRV1 instruction is used to capture and decode using ROM/RAM the fetched op-178 -code. The opcode is used directly as it is being read from memory to provide 179 -to address a 256-way branch table in the microprogram ROM, and simultaneous-180 -ly a second decode ROM/RAM that provides the fixed portion of each instructions operation. That is, the 256-way instruction decoder built into 181 --182 -the microprogram ROM is the decoder for the variable microprogram, and the 183 -second ROM is the decoder for the fixed microword. The variable micropro-184 -gram implements the control sequences necessary for an instruction from the 185 -perspective of the addressing mode of the instruction, and the fixed micro-186 -program word defines the ALU operation to be performed when all operands are 187 -available. The fixed microword is applied to the ALU under control of the 188 -microprogram. Altogether, the number of bits required is 32 for the variable 189 -microwords, and 24 for the fixed microword, or 56 bits total. (An additional 190 --8 bits are included in the fixed microword, but they are simply reserved for 191 -future use should that be required.) For debugging purposes, the opcode is 192 -also loaded into the Instruction Register (IR), but it's not required. 193 --

Following the initial word at address 0, there are 31 microwords reserved for future use. The intended use of these 31 locations is as a microprogram bootloader for the remainder of the microprogram microstore, and for the fixed instruction decoder ROM. Thus, at some future date, it may be possible to update the microprogram ROMs dynamically from external memory or a serial port.

The 2-way jump table, which is the target of the first unconditional branch, has two locations which are expected to be accessed by a BMW instruction. The first location is labeled as \_Nxt to signify that it is the fetch cycle for the next opcode. The second location is used to initiate the interrupt handler in the event that the external INT signal is asserted. An external interrupt handler is expected to determine if an NMI or unmasked IRQ interrupt should be taken. If INT is asserted, then the BRV2 instruction in the second location of the jump table will capture the interrupt vector and jump to the microprogram's interrupt handler.

Following the jump table are microroutines for handling specific instructions, or for handling specific addressing modes. The most significant 256 locations in the microprogram ROM/RAM constitute the initial microstate for each of the 256 possible instruction opcodes. In the present implementation only 177/178 of these instructions represent valid instructions. The remainder are executed as NOPs, and are reserved for future use. (The Rockwell extensions use an additional 32 of the opcodes, leaving 46 opcodes undefined. Western Design Center uses all 256 of the opcodes to implement the 16-bit W65C816 processor, which also provides an emulation of the 8-bit W65C02.)

A second 2-way jump table is included specifically for the RMW instructions. The purpose of the microword with the BRV1 instruction is to complete the 221 --222 --223 -execution of the current instruction, and simultaneously to fetch and decode 224 -the next instruction. For most instructions, the ALU operation is performed 225 -during in a terminal microstate with a BRV1 instruction which has Done and 226 --Reg\_WE asserted. For RMW instructions, the ALU operation initiated by the 227 --Reg\_WE control field occurs before the write back to memory of the computed 228 -result. To use a BMW instruction to jump to the same 2-way jump table used for RO or WO multicycle instructions may result in the M65C02 registers, 229 --230 -including the PSW, being written twice during a cycle. To avoid this issue, 231 -a second BRV1, BRV2 2-way jump accessed by a BMW instruction is used for the RMW instructions. The BRV1 microstate in the RMW jump table does not assert 232 --233 --Reg\_WE. This allows a RMW instruction to complete in the same manner as 234 -other multicycle instructions, and prevents any of the registers from being 235 -written more than once per instruction cycle. 236 --

237 -- In implementing the microroutines, no attempt was made to combine the micro-

```
routines for various addressing modes such as Pre-Indexed and Post-Indexed
239 --
       Data Page or Absolute that yield the same result. Therefore, the bit in the
240 -- fixed microword which previously identified the index register used by a
241 --
       specific opcode has been reused for other purposes. The result of this opti-
242 --
       mization is that all of the indexed addressing modes require separate micro-
       routines for correct implementation. All that being the case, the implemen-
244 --
       tation of the M65C02 microprogram uses only 256 microwords for instruction
245 -- decode, and an additional 79 microwords to implement the complete micropro-
246 --
       gram. Therefore, there remain 177 microwords with which to implement addi-
247 --
       tional instructions or capabilities such as bootloading the microprogram
248 -- memory. The current implementation uses approximately 1.88 microwords per
249 --
       instruction, and this includes the 78 unimplemented/unused opcodes which the
250 --
       M65C02 implements as NOPs. If those opcodes are not included, then a total
251 --
      of 257 states, 178 + 79, are used to implement the M65C02 microprogram, or
252 --
       1.444 microwords per instruction. The number of microstates per instruction
253 --
       are a good measure of the efficiency of the implementation. For virtually
254 --
       all instructions, the M65C02, due to its pipelined implementation, saves at
       least one cycle per instruction when compared to the W65C02, R65C02, or the
255 --
256 --
       original MOS6502 implementations.
257 --
258 --
       The test program used for diagnostics and proofing of the implementation is
259 -- averaging 1.88 clock cycles per instruction. This is an improvement of more
260 --
       than 40% over a standard implementation of the 6502 instruction set.
261 --
262 -----
263 -----
264 -- Forked from M65C02_uPgm_V3
265 -----
266 -----
268 -- No changes were implemented to the structure of the microwords in the basic
269 --
       microprogram to accomodated the new M65C02_MPCv3 microprogram controller.
270 -- Instead, external changes to the M65C02_Core module allowed several of the
271 --
       original fields to be redefined. In redefining the fields, the widths were
272 -- not changed and neither were their location in the microword. The single bit
273 --
       Wait field, bit 18, was redefined as the ZP field. The single bit SC and
       Done fields, bit 17 and 16, respectively, were redefined as the uLen[1:0] field. In the previous implementation, SC and Done were used as a two bit
274 --
275 --
276 --
       field, so replacing them with the uLen field is direct drop-in replacement.
277 --
278 --
       Version three of the MPC uses dynamic microcycle length control to stretch
279 --
       the microcycle of the M65C02 core. Microcycle length extension is required
280 --
       when a BCD mode ADC/SBC is performed. Microcycle length extension may also
281 --
       be required to access various types of memory.
282 --
283 --
       The new MemTyp[1:0] field is expected to be used to let external logic know
284 --
       the type of memory cycle that is being performed: program memory fetch, zero
285 --
       page access, stack page access, or data memory access. The intent is for the
286 --
       microprogram to let a memory controller external to the core know what the
       next memory cycle will so that the memory controller can select between LUT
287 --
       RAM (zero page), block RAM (stack page and internal program/data memory), or
288 --
289 --
       external memory. Alternatively, this field can be reconfigured to directly
290 --
       control the length of the next microcycle.
291 --
292 --
       In general, it is expected that the MemTyp[1:0] field will directly connect
293 __
       to a memory controller external to the MPC. That memory controller will set
294 --
       the uLen[1:0] input of the core to control the microcycle controller of the
295 --
       MPC. The current architecture of the address generator in the core makes it
296 --
       difficult to use AO to determine whether the memory is internal or external.
297 --
       However, the microprogram does "know" what memory type is being addressed
298 -- next. Thus, the microprogram can inform an external memory controller
       whether page 0, page 1, or program/data memory is to be accessed next. Since
300 --
       this data is only available to the microprogram, the MemTyp field can be
301 --
       used by an memory controller outside of the core to implement address detec-
302 --
       tion in a later state of the memory access cycle to dynamically change from
303 --
       1 cycle distributed RAM (page 0), to 2 cycle block RAM memory with 0 wait
304 -- states (page 1 and internal program/data memory), or 4 cycle memory with
305 -- external wait state insertion (external program/data memory).
306 --
307 ---
308 -----
309 __
310 ----
311 -- F9408A Instruction definitions
312 -----
313
                           -- Return from Subroutine
-- Branch to subroutine
314 RTS
                     0
              .asm
              .asm 1
315 BSR
316 FTCH
              .asm 2
                             -- Fetch next instruction
```

```
317 BMW
                                -- Branch multi-way
             .asm
                              -- Branch via 0
-- Branch via 1
318 BRV0
319 BRV1
                       6
                               -- Branch via 2
320 BRV2
               .asm
321 BRV3
                        7
                               -- Branch via 3
               .asm
               .asm
                               -- Branch if TO is high
322 BTH0
323 BTH1
                       9
                               -- Branch if T1 is high
              .asm
                              -- Branch if T2 is high
              .asm 10
                       10
324 BTH2
                             -- Branch if T3 is high
325 BTH3
               .asm
                       12 -- Branch if T0 is low
13 -- Branch if T1 is low
326 BTL0
               .asm
327 BTL1
                       14 -- Branch if T2 is low
15 -- Branch multi-way on T[3]
               .asm
328 BTL2
329 BMW3
               .asm
                       15
331 -----
332 -- ROM ( output ) Field definitions
334
335 Inst .def 4 -- Instruction
336 BA .def 9 -- Branch Address
337 uP_Cntl .def 2 -- Microprogram Control
338 NA_Cntl .def 11 -- Next Address Control Field
339 IO_Cntl .def 2 -- I/O Cycle Control Field
340 DIO_Cntl .def 4 -- Data Input/Output Demux/Mux Control Field
341 RegWE_Cntl .def 3 -- Register Write Enable (A, X, Y, S, P)
342 PSW_Cntl .def 1 -- Asserted to Clear D and Set I in PSW
343
344 -----
345 -- Constant definitions
347
348 -- Next Address Control Definitions
349
350 --
                               LO PSZAM XYR C
351 --
                              Pf CtPbA e i
352 --
                             Cf ksR l
353 ----
354 Vec .equ 1056 -- 10_00010_000_0; Vec: NA <= {OP2,OP1} + 0
355 Jmp .equ 1056 -- 10_00010_000_0; Jmp: NA <= {OP2,OP1} + 0
356 JmpY .equ 1060 -- 10_00010_010_0; JmpY: NA <= {OP1,OP1} + { 0, Y} + 0
                           -- 10_00010_000_1; Rtn: NA <= {OP2,OP1} + 1
            .equ 1057
357 Rtn
358 ----
359 PC .equ 1280 -- 10_10000_000_0; PC: NA <= PC + 0
360 Inc .equ 1281 -- 10_10000_000_1; Inc: NA <= PC + 1
361 -----
                                            ______
           .equ 1283 -- 10_10000_001_1; Bra: NA <= PC + {OP2,OP1} + 1 
.equ 259 -- 00_10000_001_1; Rel: NA <= PC + {OP2,OP1} + 1
362 Bra
363 Rel
364 -----
           _____
                   _____
                                            365 Psh .equ 128 -- 00_01000_000_0; Psh: NA <= { 1, SP} + 0
366 Pop .equ 129 -- 00_01000_000_1; Pop: NA <= { 1, SP} + 1
            . _ _ _ _ .
                                                    _____
367 ----
368 SPN .equ 641 -- 01_01000_000_1; Stk: NA <= \{1, SP\} + \{0, OP1\} + 1
-----
373 -----
          374 LDA
375 LDAX
376 LDAY
377 -----
                    ______
378 MAR .equ 16 -- 00_00001_000_0; MAR: NA <= MAR
379 Nxt .equ 17 -- 00_00001_000_1; Nxt: NA <= MAR
                                                                                + 1
380 -----
                                  ._____
381
382 -- uP Cntl Definitions
383
                               -- uPgm control of ALU, etc. using BA field constant
                        1
384 BA
                .eau
385 ZP
                .equ
                               -- Force % 256 addressing in Page 0
                               -- Force % 256 addressing in Page 1
386 SP
               .eau
387
388 -- Bus Interface Unit Definitions
389
390 WR
                               -- Bus Operand Write
                .eau
                               -- Bus Operand Read
391 RD
                .equ
392 IF
                .equ
                               -- Bus Insruction Fetch
393
394 -- Memory Data Input Demultiplexer Definitions
395
```

```
-- OP1 <= DI; OP2 <= sign(DI)
                          -- OP2 <= DI
-- OP1 <= DI
397 OP2
              .eau
398 OP1
                      4
              .equ
399 IR
              .equ
                     8
                            -- IR <= DI
400
401 --
       Memory Output Data Multiplexer Definitions
402 --
           Output Data Multiplexer provides a means by which 16-bit operands may be
403 --
           pushed/written to memory. Currently, three 16-bit registers are tied to
404 --
           the Output Data Multiplexer: PC, MAR, and {OP2, OP1}. {PCH, PCL} are
           the default 8-bit components that are output through this multiplexer.
405 --
406 --
          Whenever the instruction mode is set to PHW, the {OP2, OP1} register
407 --
           pair are tied to the multiplexer. When the instruction mode is PHR, the
408 --
          MAR is tied to the multiplexer.
409
410 ALU
                      1
                             -- DO <= O11t
              .equ
                            -- DO <= {OP2 | MAR[15:8] | PC[15:8]}

-- DO <= {OP1 | MAR[ 7:0] | PC[ 7:0]}
411 DMH
              .equ
                      2
412 DML
              .equ
                      4
                             -- DO <= PSW (P)
413 PSW
              .equ
                    8
414
415 -- Register Write Enable Control Field Definitions
416
417 WE_A
              .equ
                             -- Write Enable A
418 WE_X
            .equ 2
                            -- Write Enable X
419 WE Y
              .equ
                      3
                            -- Write Enable Y
420 WE_R
                      4
                            -- Write Enable Register - write selected register
              .equ
             .equ
421 WE_S
                      5
                            -- Write Enable S
                            -- Write Enable P
422 WE P
              .equ
                      6
423 WE_M
              .equ
                    7
                             -- Write Enable M(emory)
424
425 -- Miscellaneous Control Field Definitions
426
427 ISR
              .equ 1
                            -- Assert ISR: Clear D, Set I
428
429 -----
430 --
431 -- Microprogram Controller Resources
432 --
433 -- T[0]
                  Valid - ALU Operation Complete/Done
434 -- T[1] - Unused
435 -- T[2] - Unused
                  Unused
436 -- T[3] - Unused
437 --
438 -- Via[0] - BA, but also waits for the completion of a memory or ALU cycle
439 -- Via[1] - Instruction Decoder, effectively functions as a 256 way branch
440 -- Via[2] - Samples Vector and loads it into {OP2, OP1}
441 -- Via[3] - Instruction Decoder with branch to Interrupt Handler, _Int
442 --
443 -- MW[2:0] - MW[2] - uP_BA[2]; MW[1] - uP_BA[1]; MW[0] - Int;
444 --
445 --
        xx0
                  Instruction Fetch
            - Interrupt Trap
446 --
       xx1
447 --
448 ----
449 -- M65C02A Microprogram Start
450 -----
451
452 -- I BA, NA, IO, DI, Reg_WE, ISR
453
454 _Start: .org
                  0
                                              -- {OP2, OP1}<={RST}
     BRV2 _Rst
455
456 _Rst:
     FTCH $,SP, Psh, WR, DMH
                                               -- NA<={1,SP}; DO<=PCH; SP--
457
                                               -- NA<={1,SP}; DO<=PCL; SP--
     FTCH
458
              $,SP, Psh, WR, DML
              $,SP, Psh, WR, PSW,, ISR
                                                -- NA<={1,SP}; DO<=PSW; SP--
459
      FTCH
460 --
            $,, LDA, RD, OP1
$,, Nxt, RD, OP2,, ISR
     FTCH
461
                                               -- NA<={OP2,OP1}; OP1<=Lo(RST)
                                               -- NA<=MAR+1;
                                                               OP2<=Hi(RST)
462
       FTCH
463 --
464
       BRV1
              $,, Jmp, IF, IR
                                               -- PC<={OP2,OP1}; NA<={OP2,OP1}
465
466 -----
467
468 -----
469 --
470 -- this space reserved for future use - boot loader for the microprogram ROMs
471 --
472 ------
473
474 -----
```

```
475 -- WAI - Wait for Interrupt
476 -----
477
    WAI: .org 28 -- Set up 4-way table for WAI instruction

BMW _WAI,, PC -- No external interrupts asserted

BRVO _Int,, PC -- Int asserted by NMI, do NMI interrupt

BRVO _Nxt,, PC -- xIRQ asserted with IRQ_Msk asserted, continue

BRVO _Int,, PC -- Int asserted by xIRQ, do IRQ interrupt
478 _WAI:
479
480
481
482
483
484 ----
485
486
        .org 32
487
489 -- 2-Way Jump Table: _Nxt and _Int
490 -----
491 -----
492 -- Instruction Fetch and Execute Microstate
493 -----
494
495 _Nxt:
496 _Psh:
497 _Pop:
498 _Imm:
    BRV1 _Nxt,, Inc, IF, IR, WE_R
499
                                            -- Instruction Fetch/Execute
500
501 -----
502 -- Interrupt Entry - NMI, (unmasked) IRQ (falls through to second state of BRK)
503 -----
505 _Int:
    BRV2
506
            _PshPCL,SP, Psh, WR, DMH, WE_R
                                             -- {OP2,OP1}<=Vector(INT)
507
509 -- BRK Entry - BRK #imm (_Int falls through to _PshPCL, see comment above)
510 -----
511
512 _Brk:
513
    BRV2 _PshPCL,SP, Psh, WR, DMH
                                            -- Push PCH
514 _PshPCL:
515 FTCH $,SP, Psh, WR, DML
                                            -- Push PCL
516
     FTCH $,SP, Psh, WR, PSW,, ISR
                                             -- Push PSW; Clr D, Set I;
                                             -- {OP2,OP1}<=Vector(BRK)</pre>
517
518 --
519 FTCH $,, Vec, RD, OP1
520 FTCH $,, Nxt, RD, OP2,, ISR
                                             -- Read Indirect Dst Ptr Lo
                                             -- Read Indirect Dst Ptr Hi
521 --
522
    BRV1
           $,, Jmp, IF, IR
                                             -- Instruction Fetch
523
524 ----
525 -- Branch if CC - Bcc Rel
                                            (Not interruptable)
526 -----
527
528 _Rel:
   BRV1 $,, Bra, IF, IR
529
                                             -- Instruction Fetch
530
531 -----
532 -- Jump To Subroutine - JSR Abs
                                            (Not interruptable)
533 -----
534
535 _JSR:
  FTCH $,, Inc, RD, OP2
FTCH $,SP, Psh, WR, DMH
BMW3 _JSR_End,SP, Psh, WF
536
                                            -- Load Dst Ptr Hi
537
                                            -- Push PC Hi
            _JSR_End,SP, Psh, WR, DML
538
                                            -- Push PC Lo
539 _JSR_End:
540
    BRV1 $,, Jmp, IF, IR
                                             -- Instruction Fetch
541
542 -----
543 -- Jump To Subroutine - JSR (Abs)
                                            (Not interruptable)
544 -----
545
546 FTCH $,, LDA, RD, OP1
547 BRV0 _JSR_End,, Nxt, RD, OP2
                                             -- Load Dst Ptr Lo
                                             -- Load Dst Ptr Hi
548
549 -----
550 -- Return from Interrupt - RTI
                                            (Not interruptable)
551 -----
552
553 _RTI:
```

```
FTCH
         $,SP, Pop, RD, OP1, WE_P
                                       -- Pop PCL, PSW <= OP1
555
556 -----
557 -- Return From Subroutine - RTS
                                      (Not interruptable)
558 --
559
560 _RTS:
   FTCH $,SP, Pop, RD, (
BRV1 $,, Rtn, IF, IR
561
         $,SP, Pop, RD, OP2
                                       -- Pop PCH
562
563
564 -----
565 -- Jump Pre-Indexed Indirect - JMP (Abs, X)
                                      (Not interruptable)
566 -----
567
568 _JmpXI:
   FTCH $,, Inc, IF, OP2
BRV0 _Jmp,, LDAX, RD, OP1
569
                                       -- Load Dst Ptr Hi
570
                                       -- Read Dst Ptr Lo
571
572 -----
573 -- Jump Indirect - JMP (Abs)
                                       (Not interruptable)
574 -----
575
576 _JmpI:
   FTCH $,, Inc, IF, OP2
FTCH $,, LDA, RD, OP1
577
                                       -- Load Dst Ptr Hi
578
                                        -- Read Dst Ptr Lo
579
580 -----
581 -- Jump Absolute - JMP Abs
                                       (Not interruptable)
582 -----
583
584 _Jmp:
   FTCH $,, Nxt, RD, OP2
585
                                       -- Read Dst Ptr Hi
586 --
587
   BRV1 $,, Jmp, IF, IR
                                       -- Next, no Reg_WE, P okay
588
589 -----
590 -- Memory Read-Only Data Page Direct - xxx DP
591 -----
592
593 _RO_DP:
594
          _Nxt,ZP, DPN, RD, OP1
                                       -- Read DP Mem
595
596 -----
597 -- Memory Read-Only Data Page Indirect - xxx (DP)
598 -----
600 _RO_DPI:
   FTCH
         $,ZP, DPN, RD, OP1
601
                                       -- Read DP Mem Ptr Lo
602
     FTCH $,ZP, Nxt, RD, OP2
                                       -- Read DP Mem Ptr Hi
         _Nxt,, LDA, RD, OP1
603
    BMW
                                       -- Read Operand
604
605 -----
606 -- Memory Read-Only Pre-Indexed Data Page Direct - xxx DP, X
607 -----
608
609 _RO_DPX:
610
          _Nxt,ZP, DPX, RD, OP1
                                       -- Read DP Mem
611
612 -----
613 -- Memory Read-Only Pre-Indexed Data Page Indirect - xxx (DP, X)
614 -----
615
616 _RO_DPXI:
   FTCH $,ZP, DPX, RD, OP1
FTCH $,ZP, Nxt, RD, OP2
617
                                       -- Read DP Mem Ptr Lo (DP,X)
618
                                       -- Read DP Mem Ptr Hi
619
    BMW _Nxt,, LDA, RD, OP1
                                       -- Read Operand
620
621 -----
622 -- Memory Read-Only Post-Indexed Data Page Direct - xxx DP, Y
623 -----
624
625 _RO_DPY:
  BMW _Nxt,ZP, DPY, RD, OP1
626
                                       -- Read DP Mem
627
628 ----
629 -- Memory Read-Only Post-Indexed Data Page Indirect - xxx (DP), Y
630 -----
631
632 _RO_DPIY:
```

```
$,ZP, DPN, RD, OP1
                                             -- Read DP Mem Ptr Lo
           $,ZP, Nxt, RD, OP2
634
      FTCH
                                             -- Read DP Mem Ptr Hi
                                            -- Read Operand (DP),Y
635
     BMW
            _Nxt,, LDAY, RD, OP1
636
637 ---
638 -- Memory Write-Only Data Page Direct - xxx DP
639 -----
640
641 _WO_DP:
            _Nxt,ZP, DPN, WR, ALU, WE_R
642
      BMW
                                             -- Write to DP
643
644 -----
645 -- Memory Write-Only Data Page Indirect - xxx (DP)
646 ---
647
648 _WO_DPI:
   FTCH $,ZP, DPN, RD, OP1
649
                                             -- Read DP Mem Ptr Lo
     FTCH $,ZP, Nxt, RD, OP2
BMW _Nxt,, LDA, WR, ALI
650
                                             -- Read DP Mem Ptr Hi
                                             -- Write to (DP)
651
            _Nxt,, LDA, WR, ALU, WE_R
652
653 ---
654 -- Memory Write-Only Pre-Indexed Data Page Direct - xxx DP, X
655 -----
656
657 _WO_DPX:
   BMW
           _Nxt,ZP, DPX, WR, ALU, WE_R
658
                                            -- Write to DP,X
659
660 -----
661 -- Memory Write-Only Data Page Indirect - xxx (DP, X)
662 ---
663
664 _WO_DPXI:
665 FTCH $,ZP, DPX, RD, OP1
                                            -- Read DP Mem Ptr Lo
          $,ZP, Nxt, RD, OP2
666
      FTCH
                                            -- Read DP Mem Ptr Hi
     BMW
                                            -- Write to (DP)
667
            _Nxt,, LDA, WR, ALU, WE_R
668
669 ----
670 -- Memory Write-Only Post-Indexed Data Page Direct - xxx DP, Y
671 -----
672
673 _WO_DPY:
674
    BMW
           _Nxt,ZP, DPY, WR, ALU, WE_R
                                             -- Write to DP,Y
675
676 -----
677 -- Memory Write-Only Post-Indexed Data Page Indirect - xxx (DP), Y
679
680 _WO_DPIY:
681 FTCH $,ZP, DPN, RD, OP1
                                            -- Read DP Mem Ptr Lo
     FTCH $,ZP, Nxt, RD, OP2
BMW _Nxt,, LDAY, WR, ALU, WE_R
682
                                             -- Read DP Mem Ptr Hi
                                            -- Write to (DP), Y
683
684
685 ----
686 -- Memory Read-Only Absolute - xxx Abs
687 -----
688
689 _RO_Abs:
   FTCH $,, Inc, IF, OP2
BMW _Nxt,, LDA, RD, (
690
                                             -- Read Mem Ptr Hi
            _Nxt,, LDA, RD, OP1
                                            -- Read Operand
691
692
693 -----
694 -- Memory Read-Only Pre-Indexed Absolute - xxx Abs, X
695 -----
696
697 _RO_AbsX:
698
      FTCH $,, Inc, IF, OP2
                                             -- Read Mem Ptr Hi
699
            _Nxt,, LDAX, RD, OP1
                                             -- Read Operand Abs, X
      BMW
700
701 ----
702 -- Memory Read-Only Post-Indexed Absolute - xxx Abs, Y
703 -----
704
705 _RO_AbsY:
706 FTCH $,, Inc, IF, OP2
707 BMW _Nxt,, LDAY, RD, OP1
                                             -- Read Mem Ptr Hi
                                            -- Read Operand Abs, Y
708
709 -----
710 -- Memory Write-Only Absolute - xxx Abs
711 -----
```

```
713 _WO_Abs:
    FTCH
714
          $,, Inc, IF, OP2
                                         -- Read Mem Ptr Hi
715
     BMW
           _Nxt,, LDA, WR, ALU, WE_R
                                         -- Write to Abs
716
717 ---
718 -- Memory Write-Only Pre-Indexed Absolute - xxx Abs, X
719 -----
720
721 _WO_AbsX:
   FTCH $,, Inc, IF, OP2
BMW _Nxt,, LDAX, WR, ALU, WE_R
722
                                         -- Read Mem Ptr Hi
723
                                        -- Write to Abs,X
724
726 -- Memory Write-Only Post-Indexed Absolute - xxx Abs, Y
727 -----
728
729 _WO_AbsY:
   FTCH
BMW
730
            $,, Inc, IF, OP2
                                         -- Read Mem Ptr Hi
           _Nxt,, LDAY, WR, ALU, WE_R
731
                                         -- Write to Abs,Y
732
733 -----
734 -- 2-way Read-Modify-Write Instruction/Interrupt Jump Table
735 -----
736
   BRV1 RMT
737 _RMW:
           _RMW,, Inc, IF, IR
738
                                         -- Instruction Fetch/Execute
    BRV2 _Brk,SP, Psh, WR, DMH
739
                                         -- Push PCH, capture Vector
740
741 -----
742 -- Memory Read-Modify-Write Data Page Direct - xxx DP
743 -----
744
745 _RMW_DP:
   FTCH $,ZP, DPN, RD, OP1
746
                                         -- Read from DP
747
    BMW
           _RMW,, MAR, WR, ALU, WE_R
                                         -- Write to DP
748
749 -----
750 -- Memory Read-Modify-Write Pre-Indexed Data Page Direct - xxx DP, X
751 -----
752
753 _RMW_DPX:
   FTCH $,ZP, DPX, RD, OP1
754
                                         -- Read from DP,X
    BMW _RMW,, MAR, WR, ALU, WE_R
755
                                         -- Write to DP,X
756
758 -- Memory Read-Modify-Write Post-Indexed Data Page Direct - xxx DP, Y
759 -----
760
761 _RMW_DPY:
   FTCH $,ZP, DPY, RD, OP1
762
                                         -- Read from DP,Y
           _RMW,, MAR, WR, ALU, WE_R
763
    BMW
                                         -- Write to DP,Y
764
765 -----
766 -- Memory Read-Modify-Write Absolute - xxx Abs
767 -----
768
769 _RMW_Abs:
   FTCH $,, Inc, IF, OP2
FTCH $,, LDA, RD, OP1
770
                                         -- Read Mem Ptr Hi
771
                                         -- Read from Abs
772
    BMW _RMW,, MAR, WR, ALU, WE_R
                                         -- Write to Abs
773
774 -----
775 -- Memory Read-Modify-Write Pre-Indexed Absolute - xxx Abs, X
776 -----
777
778 _RMW_AbsX:
779 FTCH $,, Inc, IF, OP2
                                         -- Read Mem Ptr Hi
    FTCH $,, LDAX, RD, OP1
BMW _RMW,, MAR, WR, ALU, WE_R
780
                                         -- Read from Abs,X
781
                                         -- Write to Abs,X
782
783 ______
784 -- Memory Read-Modify-Write Post-Indexed Absolute - xxx Abs, Y
785 -----
786
787 _RMW_AbsY:
   FTCH
FTCH
788
           $,, Inc, IF, OP2
$,, LDAY, RD, OP1
_RMW,, MAR, WR, ALU, WE_R
                                         -- Read Mem Ptr Hi
                                       -- Read from Abs,Y
789
790
                                         -- Write to Abs,Y
    BMW
```

```
792
793 -- Rockwell BBRx/BBSx dp,rel instructions
794 -----
795
796 _BByx_dp_rel:
797 FTCH $,ZP, DPN, RD, OP1
798 FTCH $,, Inc, IF, SGN, WE_R
                                        -- Read from DP
                                        -- Read rel value
799 --
800
    BRV1 $,, Bra, IF, IR
                                        -- Execute BByx
801
802 -----
803 -- M65C02A Specific instructions
805
806 -----
807 -- COP dp Entry - Fetch Signature and fall through _Int (interrupt handler)
808 -----
809
810 _COP_DP:
811
   BRV0
          _Int,ZP, DPN, RD, OP1
                                        -- Fetch COP Signature
812
813 -----
814 -- Branch To Subroutine - BSR rel16
                                       (Not interruptable)
815 -----
816
817 _BSR_Rel16:
818 FTCH $,, Inc, RD, OP2
819 FTCH $,SP, Psh, WR, DMH
                                        -- Load Dst Ptr Hi
                                        -- Push PC Hi
    FTCH $,SP, Psh, WR, DML
                                        -- Push PC Lo
821 --
    BRV1 $,, Bra, IF, IR
822
                                        -- Instruction Fetch
823
824 -----
825 -- Unconditional Branch - BRA rel16
                                       (Not interruptable)
826 ------
827
828 _BRA_Rel16:
   FTCH $,, Inc, RD, OP2
829
                                        -- Load Dst Ptr Hi
830 --
831 BRV1 $,, Bra, IF, IR
                                        -- Instruction Fetch
832
833 -----
834 -- Jump To Subroutine - JSR (sp,S),Y
                                       (Not interruptable)
835 -----
837 _JSR_SPIY:
838 FTCH
   FTCH $,SP, SPN, RD, OP1
FTCH $,SP, Nxt, RD, OP2
FTCH $,SP, Psh, WR, DMH
FTCH $,SP, Psh, WR, DML
                                        -- Load Indirect Dst Ptr Lo
839
                                        -- Load Indirect Dst Ptr Hi
840
                                        -- Push PC Hi
841
                                        -- Push PC Lo
842 --
    BRV1
843
         $,, JmpY, IF, IR
                                        -- Instruction Fetch
844
845 -----
846 -- Jump Post-Indexed Stack-Relative Indirect - JMP (sp,S),Y (Not interruptable)
847 -----
848
849 _JMP_SPIY:
850 FTCH $,SP, SPN, RD, OP1
851 FTCH $,SP, Nxt, RD, OP2
                                       -- Load Indirect Dst Ptr Lo
                                       -- Load Indirect Dst Ptr Hi
852 --
    BRV1 $,, JmpY, IF, IR
                                        -- Instruction Fetch
853
854
855 -----
856 -- Memory Read-Only Stack-relative Direct - xxx sp,S
857 ---
858
859 _RO_SP:
   BMW
          _Nxt,SP, SPN, RD, OP1
860
                                       -- Read sp.S Mem
861
862 -----
863 -- Memory Read-Only Post-Indexed Stack-relative Indirect - xxx (sp,S), Y
864 -----
865
866 _RO_SPIY:
  FTCH $,SP, SPN, RD, OP1
FTCH $,SP, Nxt, RD, OP2
867
           $,SP, SPN, RD, OP1
                                       -- Read DP Mem Ptr Lo
                                      -- Read DP Mem Ptr Hi
868
869
    BMW _Nxt,, LDAY, RD, OP1
                                       -- Read Operand (sp,S),Y
```

```
872 -- Memory Write-Only Stack-relative Direct - xxx sp,S
873 -----
874
875 _WO_SP:
   BMW
876
          _Nxt,SP, SPN, WR, ALU, WE_R
                                             -- Write to sp,S
877
879 -- Memory Write-Only Post-Indexed Stack-relative Indirect - xxx (sp,S), Y
880 -----
881
882 _WO_SPIY:
    FTCH $,SP, SPN, RD, OP1
                                             -- Read Mem Ptr Lo
884
      FTCH $,SP, Nxt, RD, OP2
                                              -- Read Mem Ptr Hi
885
     BMW
            _Nxt,, LDAY, WR, ALU, WE_R
                                             -- Write to (sp,S), Y
886
887
     BRV0
                                              -- Fill: Reset
888
889 -----
890 -- Push 16-bit Value - PHW #Imm16; PHW dp; PHW (dp); PHW abs; PHW (abs)
892
893 _PHW_Imm:
    FTCH _$,, Inc, IF, OP2
894
                                              -- Read Hi(imm16)
895
896 _PHW_Exit:
897 FTCH $,SP, Psh, WR, DMH
898 BMW _Nxt,SP, Psh, WR, D
                                             -- Push Hi(imm16) (OP2)
            _Nxt,SP, Psh, WR, DML
                                             -- Push Lo(imm16) (OP1)
900 _PHW_DP:
   BMW3 $+1,ZP, DPN, RD, OP1
BRV0 PHW Exit 7D North
901
                                              -- Read Operand Lo
902
            _PHW_Exit,ZP, Nxt, RD, OP2
                                             -- Read Operand Hi
903
904 _PHW_DPI:
905 FTCH $, ZP, Nxt, RD, OP2
                                             -- Read Operand Hi
     FTCH $,, LDA, RD, OP1
BRV0 PHW T--:-
906
                                              -- Read Operand Lo Indirect
907
            _PHW_Exit,, Nxt, RD, OP2
                                             -- Read Operand Hi Indirect
908
909 _PHW_Abs:
     #,,, inc, if, OP2
BMW3 $+1,, LDA, RD, OP1
BRV0 _PHW Fv;+ --
910 FTCH $,, Inc, IF, OP2
                                             -- Read Data Ptr Hi
911
                                              -- Read Operand Hi
912
            _PHW_Exit,, Nxt, RD, OP2
                                             -- Read Operand Lo
913
-- Read Operand Hi
     FTCH $,, LDA, RD, OP1
BRV0 _PHW_Exit,, Nxt,
916
                                             -- Read Operand Lo Indirect
                                             -- Read Operand Hi Indirect
917
            _PHW_Exit,, Nxt, RD, OP2
918
919
920 -----
921 -- Push 16-bit PC-Relative Value - PHR Rel16
922 -----
923
924 _PHR_Rel16:
   FTCH $,, Inc, IF, OP2
FTCH $,, Rel
925
                                              -- Read Hi(Rel16)
926
                                             -- MAR = PC + {OP2, OP1} + 1
     FTCH $,SP, Psh, WR, DMH
BMW _Nxt,SP, Psh, WR, Di
927
                                             -- Push Hi(MAR) (MAR[15:8])
            _Nxt,SP, Psh, WR, DML
928
                                             -- Push Lo(MAR) (MAR[ 7:0])
929
930
931 -----
932 -- Pull 16-bit Value - PLW dp; PLW (dp)
933 -----
934
935 _PLW_DP:
    BRV0
           _PLW_Exit,ZP, DPN
                                             -- MAR = {0, OP1}
936
937
938 _PLW_DPI:
   FTCH $,ZP, DPN, RD, OP1
939
     BRV0 $+2,ZP, Nxt, RD, OP2
940
941
942 -----
943 -- Pull 16-bit Value - PLW abs; PLW (abs)
944 -----
945
946 _PLW_Abs:
947 BMW3 $+1,, Inc, IF, OP2
948 BRV0 _PLW_Exit,, LDA
                                              -- Read Data Ptr Hi
                                              -- MAR = {OP2, OP1}
```

```
950 _PLW_AbsI:
              $,, LDA, RD, OP1
951
      FTCH
952
       BRV0
            $-2,, Nxt, RD, OP2
953
954 _PLW_Exit:
                                            -- Pop Operand Lo
-- Write Operand Lo
-- Pop Operand Hi
             $,SP, Pop, RD, OP1
$,ZP, MAR, WR, ALU, WE_R
955
       FTCH
956
       FTCH
957
       FTCH
            $,SP, Pop, RD, OP1
             _Nxt,ZP, Nxt, WR, ALU, WE_R
958
       BMW
                                                  -- Write Operand Hi
959
960 -----
961 -- End of Microprogram Routines for Normal Instructions
963
964 _End_uPgm:
965
```

```
966 _IDEC_Start: .org
                           256
 967
 968 -----
 969 -- Start of Instruction Decode Table (Entry for each Opcode)
 970 --
 971 -- Instead of being organized in numerical order, the table is organized by
 972 -- rows: the least significant nibble and the most significant nibble of the
 973 -- opcode are swapped. This organization more clearly shows the arrangement of
 974 -- the addressing modes of the WDC W65C02 microprocessor being emulated. It al-
 975 --
        so more clearly shows the regularity of the ALU instructions that are imple-
 976 -- mented. The implementation of the microprogram is first based on the addres-
 977 --
        sing mode, and then on the ALU function. Single cycle instructions will be
 978 --
        easily recognized in the following table because their table entry use the
 979 -- BRV3 instruction. Multi-cycle instructions use the BRV0 instruction to vec-
 980 --
        tor a microroutine in the lower 256 words of the microprogram ROM/RAM.
 981 --
 982 -- Single byte instructions such as BRK, RTS, RTI, and register push/pull in-
 983 --
        structions (PHA, PLA, PHP, PLP, PHX, PLX, PHY, PLY), and multi-byte instruc-
 984 --
        tions like JSR abs are implemented with special microroutines that perform
 985 -- the necessary stack accesses. The remainder of the microroutines are orga-
 986 --
        nized by addressing mode, and whether the addressing mode is used in a RO,
 987 --
        WO, or RMW manner.
 988 --
 989 -- Microprogram Word Format:
 990 --
 991 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
 992 --
 993 -----
 994
 996 -- Row 0 : 0x00-0xF0 (All Bcc/JMP/JSR/RTS/RTI implemented as uninterruptable)
 997 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
 998 -----
 999 _BRK_imm:
1000
      BRV0
                _Brk,, Inc, IF, OP1
                                                     -- Start Break Handler
1001 _BPL_rel:
1002
       BRV0
                _Rel,, Inc, IF, SGN
                                                      -- Read rel Value
1003 _JSR_abs:
1004
      BRV0
               _JSR,, Inc, IF, OP1
                                                      -- Read Dst Ptr Lo
1005 _BMI_rel:
1006
       BRV0
                _Rel,, Inc, IF, SGN
                                                      -- Read rel Value
1007 _RTI_imp:
                _RTI,SP, Pop, RD, OP1
1008
                                                      -- Read PSW from Stack
      BRV0
1009 _BVC_rel:
1010
      BRV0
                _Rel,, Inc, IF, SGN
                                                      -- Read rel Value
1011 _RTS_imp:
1012
       BRVO
                _RTS,SP, Pop, RD, OP1
                                                      -- Read PCL from Stack
1013 _BVS_rel:
1014
      BRV0
                _Rel,, Inc, IF, SGN
                                                      -- Read rel Value
1015 _BRA_rel:
                _Rel,, Inc, IF, SGN
1016
      BRV0
                                                      -- Read rel Value
1017 _BCC_rel
1018
       BRV0
                                                      -- Read rel Value
                _Rel,, Inc, IF, SGN
1019 _LDY_imm:
1020
       BMW
                                                      -- Read #imm Value
                _Imm,, Inc, IF, OP1
1021 _BCS_rel:
1022
      BRV0
                _Rel,, Inc, IF, SGN
                                                      -- Read rel Value
1023 _CPY_imm:
                _Imm,, Inc, IF, OP1
                                                      -- Read #imm Value
1024
       BMW
1025 _BNE_rel:
1026
      BRV0
                Rel, Inc, IF, SGN
                                                      -- Read rel Value
1027 _CPX_imm:
1028
       BMW
                                                      -- Read #imm Value
                _Imm,, Inc, IF, OP1
1029 _BEQ_rel:
1030 BRV0
                _Rel,, Inc, IF, SGN
                                                     -- Read rel Value
1031 -----
1032 -- Row 1 : 0x01-0xF1
1033 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
1034 -----
1035 _ORA_dpXi:
1036
      BRV0
               _RO_DPXI,, Inc, IF, OP1
                                                     -- Read DP Ptr
1037 _ORA_dpiY:
1038
      BRV0
                _RO_DPIY,, Inc, IF, OP1
                                                     -- Read DP Ptr
1039 _AND_dpXi:
               _RO_DPXI,, Inc, IF, OP1
1040
       BRV0
                                                     -- Read DP Ptr
1041 _AND_dpiY:
BRV0 _RO_DPIY,, Inc, IF, OP1 1043 _EOR_dpXi:
                                                     -- Read DP Ptr
1044
      BRVO
               _RO_DPXI,, Inc, IF, OP1
                                                      -- Read DP Ptr
```

```
1045 _EOR_dpiY:
                 _RO_DPIY,, Inc, IF, OP1
1046
        BRV0
                                                        -- Read DP Ptr
1047 _ADC_dpXi:
1048
        BRV0
                 _RO_DPXI,, Inc, IF, OP1
                                                        -- Read DP Ptr
1049
    _ADC_dpiY:
                 _RO_DPIY,, Inc, IF, OP1
1050
                                                        -- Read DP Ptr
        BRV0
1051 _STA_dpXi:
1052
         BRV0
                 _WO_DPXI,, Inc, IF, OP1
                                                        -- Read DP Ptr
1053 _STA_dpiY:
                 _WO_DPIY,, Inc, IF, OP1
1054
        BRV0
                                                        -- Read DP Ptr
1055 _LDA_dpXi:
1056
         BRV0
                 _RO_DPXI,, Inc, IF, OP1
                                                        -- Read DP Ptr
    _LDA_dpiY:
1057
1058
                 _RO_DPIY,, Inc, IF, OP1
       BRV0
                                                        -- Read DP Ptr
1059 _CMP_dpXi:
1060
        BRV0
                 _RO_DPXI,, Inc, IF, OP1
                                                        -- Read DP Ptr
1061 _CMP_dpiY:
                _RO_DPIY,, Inc, IF, OP1
1062
        BRV0
                                                        -- Read DP Ptr
1063 _SBC_dpXi:
1064
        BRVO
                 _RO_DPXI,, Inc, IF, OP1
                                                        -- Read DP Ptr
1065
    _SBC_dpiY:
1066
      BRV0
                 _RO_DPIY,, Inc, IF, OP1
                                                       -- Read DP Ptr
1067 -----
1068 -- Row 2 : 0x02-0xF2
1069 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
1070 -----
1071 _COP_dp:
1072
         BRV0
                _COP_DP,, Inc, IF, OP1
                                                        -- Read DP
1073 _ORA_dpi:
1074
                 _RO_DPI,, Inc, IF, OP1
                                                        -- Read DP
       BRV0
1075 _JSR_22:
1076
         BRV0
                 _JSR_SPIY,, Inc, IF, OP1
                                                        -- Read Stk Offset
1077 _AND_dpi:
1078
        BRV0
                 _RO_DPI,, Inc, IF, OP1
                                                        -- Read DP
1079 _COP_imm:
1080
        BRV0
                 _Int,, Inc, IF, OP1
                                                        -- Read #imm
1081 _EOR_dpi:
                _RO_DPI,, Inc, IF, OP1
1082
        BRV0
                                                        -- Read DP
1083 _PHR_rel16:
1084
        BRV0
                 _PHR_Rel16,, Inc, IF, OP1
                                                        -- Read low(rel16)
1085 _ADC_dpi:
1086
        BRV0
                 _RO_DPI,, Inc, IF, OP1
                                                        -- Read DP
1087 _JMP_spiY:
1088
        BRV0
                 _JMP_SPIY,, Inc, IF, OP1
                                                        -- Read Stk Offset
1089 _STA_dpi:
1090
                 _WO_DPI,, Inc, IF, OP1
                                                        -- Read DP
       BRV0
1091 _LDX_imm:
1092
         BMW
                 _Imm,, Inc, IF, OP1
                                                        -- Read #imm Value
1093 _LDA_dpi:
1094
         BRV0
                 _RO_DPI,, Inc, IF, OP1
                                                        -- Read DP
1095 _PLW_dp:
                                                        -- Read DP
1096
        BMW3
                _PLW_DP,, Inc, IF, OP1
1097 _CMP_dpi:
                 _RO_DPI,, Inc, IF, OP1
1098
        BRV0
                                                        -- Read DP
1099 _PLW_abs:
1100
       BRV0
                _PLW_Abs,, Inc, IF, OP1
                                                        -- Read low(abs)
1101 _SBC_dpi:
1102
      BRV0
                 _RO_DPI,, Inc, IF, OP1
                                                        -- Read DP
1103 -----
1104 -- Row 3 : 0x03-0xF3
1105 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
1106 -----
1107 _ORA_sp:
1108
        BRV0
                 _RO_SP,, Inc, IF, OP1
                                                        -- Read Stk Offset
1109 _ORA_spiY:
1110
        BRV0
                 _RO_SPIY,, Inc, IF, OP1
                                                        -- Read Stk Offset
1111 _AND_sp:
1112
        BRV0
                _RO_SP,, Inc, IF, OP1
                                                        -- Read Stk Offset
1113 _AND_spiY:
1114
        BRV0
                 _RO_SPIY,, Inc, IF, OP1
                                                        -- Read Stk Offset
1115 _EOR_sp:
1116
         BRV0
                 _RO_SP,, Inc, IF, OP1
                                                        -- Read Stk Offset
1117 _EOR_spiY:
                 _RO_SPIY,, Inc, IF, OP1
1118
        BRV0
                                                        -- Read Stk Offset
1119 _ADC_sp:
1120
         BRV0
                 _RO_SP,, Inc, IF, OP1
                                                        -- Read Stk Offset
1121 _ADC_spiY:
                 _RO_SPIY,, Inc, IF, OP1
                                                        -- Read Stk Offset
1122
       BRV0
1123 _STA_sp:
```

```
_WO_SP,, Inc, IF, OP1
        BRV0
                                                     -- Read Stk Offset
1124
1125 _STA_spiY:
1126
       BRV0
                _WO_SPIY,, Inc, IF, OP1
                                                     -- Read Stk Offset
1127 _LDA_sp:
1128
                _RO_SP,, Inc, IF, OP1
                                                     -- Read Stk Offset
        BRV0
1129 _LDA_spiY:
1130
               _RO_SPIY,, Inc, IF, OP1
                                                     -- Read Stk Offset
        BRV0
BRV0 _RO_SP,, Inc, IF, OP1
                                                     -- Read Stk Offset
                _RO_SPIY,, Inc, IF, OP1
                                                     -- Read Stk Offset
1134
       BRV0
1135 _SBC_sp:
               _RO_SP,, Inc, IF, OP1
                                                     -- Read Stk Offset
1136
       BRV0
1137 _SBC_spiY:
1138
                _RO_SPIY,, Inc, IF, OP1
      BRV0
                                                    -- Read Stk Offset
1139 -----
1140 -- Row 4 : 0x04-0xF4
1141 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
1142 -----
1143 _TSB_dp:
1144
        BMW3
               _RMW_DP,, Inc, IF, OP1
                                                     -- Read ZP Pointer
1145 _TRB_dp:
1146
       BMW3
               _RMW_DP,, Inc, IF, OP1
                                                     -- Read ZP Pointer
1147 _BIT_dp:
1148
        BMW3
               _RO_DP,, Inc, IF, OP1
                                                     -- Read ZP Pointer
1149 _BIT_dpX:
                _RO_DPX,, Inc, IF, OP1
1150
        BMW3
                                                     -- Read ZP Pointer
1151 _NOP_44:
1152
        BRV3
                $,, Inc, IF, IR
                                                     -- Skip Invalid Instruction
1153 _NOP_54:
1154
        BRV3
                $,, Inc, IF, IR
                                                     -- Skip Invalid Instruction
1155 _STZ_dp:
1156
                                                     -- Read ZP Pointer
       BMW3
                _WO_DP,, Inc, IF, OP1
1157 _STZ_dpX:
                _WO_DPX,, Inc, IF, OP1
1158
       BMW3
                                                     -- Read ZP Pointer
1159 _STY_dp:
                _WO_DP,, Inc, IF, OP1
                                                     -- Read ZP Pointer
1160
        BMW3
1161 _STY_dpX:
1162
               _WO_DPX,, Inc, IF, OP1
                                                     -- Read ZP Pointer
        BMW3
1163 _LDY_dp:
1164
        BMW3
                _RO_DP,, Inc, IF, OP1
                                                     -- Read ZP Pointer
1165 _LDY_dpX:
                _RO_DPX,, Inc, IF, OP1
                                                     -- Read ZP Pointer
1166
        BMW3
1167 _CPY_dp:
1168
        BMW3
               _RO_DP,, Inc, IF, OP1
                                                     -- Read ZP Pointer
1169 _PHW_dp:
1170
        BMW3
               _PHW_DP,, Inc, IF, OP1
                                                     -- Read ZP Pointer
1171 _CPX_dp:
1172
       BMW3
               _RO_DP,, Inc, IF, OP1
                                                     -- Read ZP Pointer
1173 _PHW_imm:
1174
      BRV0
                _PHW_Imm,, Inc, IF, OP1
                                                     -- Read low(imm16)
1175 ------
1176 -- Row 5 : 0x05-0xF5
1177 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
1178 -----
1179 _ORA_dp:
1180
       BRV0
               _RO_DP,, Inc, IF, OP1
                                                     -- Read ZP Pointer
1181 _ORA_dpX:
                _RO_DPX,, Inc, IF, OP1
                                                     -- Read ZP Pointer
1182
        BRV0
1183 _AND_dp:
1184
        BRV0
                _RO_DP,, Inc, IF, OP1
                                                     -- Read ZP Pointer
1185 _AND_dpX:
1186
                _RO_DPX,, Inc, IF, OP1
        BRVO
                                                     -- Read ZP Pointer
1187 _EOR_dp:
1188
               _RO_DP,, Inc, IF, OP1
                                                     -- Read ZP Pointer
        BRV0
1189 _EOR_dpX:
                _RO_DPX,, Inc, IF, OP1
                                                     -- Read ZP Pointer
1190
       BRV0
1191 _ADC_dp:
1192
        BRV0
                _RO_DP,, Inc, IF, OP1
                                                     -- Read ZP Pointer
1193 _ADC_dpX:
1194
        BRV0
                _RO_DPX,, Inc, IF, OP1
                                                     -- Read ZP Pointer
1195 _STA_dp:
1196
                                                     -- Read ZP Pointer
        BRV0
                _WO_DP,, Inc, IF, OP1
1197 _STA_dpX:
                _WO_DPX,, Inc, IF, OP1
                                                     -- Read ZP Pointer
1198
        BRV0
1199 _LDA_dp:
                _RO_DP,, Inc, IF, OP1
1200
        BRV0
                                                     -- Read ZP Pointer
1201 _LDA_dpX:
1202
        BRVO
               _RO_DPX,, Inc, IF, OP1
                                                     -- Read ZP Pointer
```

```
1203 _CMP_dp:
                _RO_DP,, Inc, IF, OP1
1204
        BRV0
                                                        -- Read ZP Pointer
1205 _CMP_dpX:
1206
        BRV0
                _RO_DPX,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1207
    _SBC_dp:
1208
       BRV0
                 _RO_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1209 _SBC_dpX:
1210
                _RO_DPX,, Inc, IF, OP1
                                                       -- Read ZP Pointer
         BRV0
1211 -----
1212 -- Row 6 : 0x06-0xF6
1213 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
1214 -----
1215 _ASL_dp:
1216
       BRV0
                 RMW DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1217 _ASL_dpX:
1218
         BRV0
                 _RMW_DPX,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1219 _ROL_dp:
1220
        BRV0
                 _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1221 _ROL_dpX:
1222
        BRV0
                _RMW_DPX,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1223 _LSR_dp:
1224
        BRV0
                 _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1225 _LSR_dpX:
1226
         BRV0
                _RMW_DPX,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1227 _ROR_dp:
                 _RMW_DP,, Inc, IF, OP1
1228
        BRV0
                                                        -- Read ZP Pointer
1229 _ROR_dpX:
1230
        BRV0
                _RMW_DPX,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1231 _STX_dp:
                 _WO_DP,, Inc, IF, OP1
1232
       BMW3
                                                        -- Read ZP Pointer
1233 _STX_dpY:
1234
         BMW3
                _WO_DPY,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1235 _LDX_dp:
1236
         BMW3
                 _RO_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1237 _LDX_dpY:
1238
         BMW3
                _RO_DPY,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1239 _DEC_dp:
1240
        BRV0
                _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1241 _DEC_dpX:
1242
         BRV0
                _RMW_DPX,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1243 _INC_dp:
1244
        BRV0
                 _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1245 _INC_dpX:
       BRV0
1246
                _RMW_DPX,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1247 -----
1248 -- Row 7: 0x07-0xF7 (Rockwell Instructions: RMBx/SMBx dp)
1249 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
1250 -----
1251 _RMB0_dp:
1252
        BRV0
                 _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1253 _RMB1_dp:
        BRV0
1254
                _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1255 _RMB2_dp:
1256
        BRV0
                 _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1257 _RMB3_dp:
1258
         BRV0
                 _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1259 _RMB4_dp:
                 _RMW_DP,, Inc, IF, OP1
1260
                                                        -- Read ZP Pointer
        BRV0
1261 _RMB5_dp:
1262
        BRV0
                 _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1263 _RMB6_dp:
1264
       BRV0
                 _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1265 _RMB7_dp:
1266
       BRV0
                 _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1267 _SMB0_dp:
1268
        BRV0
                 RMW DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1269 _SMB1_dp:
1270
        BRV0
                 _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1271 _SMB2_dp:
1272
        BRV0
                 _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1273 _SMB3_dp:
1274
         BRV0
                 _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1275 _SMB4_dp:
1276
                 _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
         BRV0
1277 _SMB5_dp:
1278
         BRV0
                 _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1279
    _SMB6_dp:
1280
       BRV0
                 _RMW_DP,, Inc, IF, OP1
                                                        -- Read ZP Pointer
1281 _SMB7_dp:
```

```
BRV0
                _RMW_DP,, Inc, IF, OP1
1282
                                                      -- Read ZP Pointer
1283 -----
1284 -- Row 8 : 0x08-0xF8
1285 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
1286 -----
1287 _PHP:
1288
        BMW
                _Psh,SP, Psh, WR, ALU, WE_R
                                                      -- Push P
1289 _CLC:
1290
        BRV3
                $,, Inc, IF, IR, WE_P
                                                      -- Clear Carry Flag
1291 _PLP:
1292
       BMW
                _Pop,SP, Pop, RD, OP1
                                                      -- Pop P
1293 _SEC:
1294
      BRV3
                $,, Inc, IF, IR, WE_P
                                                      -- Set Carry Flag
1295 _PHA:
1296
       BMW
                _Psh,SP, Psh, WR, ALU, WE_R
                                                      -- Push A
1297 _CLI:
1298
       BRV1
                $,, Inc, IF, IR, WE_P
                                                      -- Clear Interrupt Mask Flg
1299 _PLA:
1300
      BMW
                _Pop,SP, Pop, RD, OP1
                                                      -- Pop A
1301 _SEI:
1302
        BRV1
                $,, Inc, IF, IR, WE_P
                                                      -- Set Interrupt Mask Flag
1303 _DEY:
1304
       BRV3
                                                      -- Decrement Y
                $,, Inc, IF, IR, WE_Y
1305 _TYA:
1306
        BRV3
                $,, Inc, IF, IR, WE_A
                                                      -- Transfer Y to A
1307 _TAY:
        BRV3
1308
                $,, Inc, IF, IR, WE_Y
                                                      -- Transfer A to Y
1309 _CLV:
1310
       BRV3
                $,, Inc, IF, IR, WE_P
                                                      -- Clear oVerflow Flag
1311 _INY:
1312
       BRV3 $,, Inc, IF, IR, WE_Y
                                                      -- Increment Y
1313 _CLD:
1314
       BRV3
                                                      -- Clear Decimal Mode Flag
                $,, Inc, IF, IR, WE_P
1315 _INX:
      BRV3
                $,, Inc, IF, IR, WE_X
1316
                                                      -- Increment X
1317 _SED:
      BRV3
1318
               $,, Inc, IF, IR, WE_P
                                                      -- Set Decimal Mode Flag
1319 -----
1320 -- Row 9 : 0x09 - 0xF9
1321 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
1322 -----
1323 _ORA_imm:
                _Imm,, Inc, IF, OP1
1324
        BMW
                                                      -- Read Immediate Operand
1325 _ORA_absY:
1326
        BRV0
                _RO_AbsY,, Inc, IF, OP1
                                                      -- Read Mem Ptr Lo
1327 _AND_imm:
1328
                _Imm,, Inc, IF, OP1
        RMW
                                                      -- Read Immediate Operand
1329 _AND_absY:
1330
                                                      -- Read Mem Ptr Lo
        BRV0
                _RO_AbsY,, Inc, IF, OP1
1331 _EOR_imm:
                _Imm,, Inc, IF, OP1
                                                      -- Read Immediate Operand
1332
      BMW
1333 _EOR_absY:
        BRV0
                _RO_AbsY,, Inc, IF, OP1
                                                      -- Read Mem Ptr Lo
1334
1335 _ADC_imm:
1336
        BMW
                _Imm,, Inc, IF, OP1
                                                      -- Read Immediate Operand
1337 _ADC_absY:
1338
       BRV0
                _RO_AbsY,, Inc, IF, OP1
                                                      -- Read Mem Ptr Lo
1339 _BIT_imm:
                _Imm,, Inc, IF, OP1
                                                      -- Read Immediate Operand
1340
        BMW
1341 _STA_absY:
1342
         BRV0
                _WO_AbsY,, Inc, IF, OP1
                                                      -- Read Mem Ptr Lo
1343 _LDA_imm:
1344
        RMW
                _Imm,, Inc, IF, OP1
                                                      -- Read Immediate Operand
1345 _LDA_absY:
1346
                _RO_AbsY,, Inc, IF, OP1
                                                      -- Read Mem Ptr Lo
         BRV0
1347 _CMP_imm:
BMW _Imm,, Inc, IF, OP1
1349 _CMP_absY:
                                                      -- Read Immediate Operand
1350
        BRV0
                _RO_AbsY,, Inc, IF, OP1
                                                      -- Read Mem Ptr Lo
1351 _SBC_imm:
BMW _Imm,, Inc, IF, OP1
                                                      -- Read Immediate Operand
1354
      BRV0
                _RO_AbsY,, Inc, IF, OP1
                                                      -- Read Mem Ptr Lo
1355 -----
1356 -- Row A : 0x0A-0xFA
1357 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
1358 -----
1359 _ASL_A:
1360
        BRV3
              $,, Inc, IF, IR, WE_A
                                                      -- Arithmetic Shift A Left
```

```
1362
        BRV3
                $,, Inc, IF, IR, WE_A
                                                       -- Increment A
1363 _ROL_A:
1364
        BRV3
                $,, Inc, IF, IR, WE_A
                                                       -- Rotate A Left
1365 _DEC_A:
1366
        BRV3
                $,, Inc, IF, IR, WE_A
                                                       -- Decrement A
1367 _LSR_A:
1368
      BRV3
                $,, Inc, IF, IR, WE_A
                                                       -- Logical Shift A Right
1369 _PHY:
1370
        BMW
                _Psh,SP, Psh, WR, ALU, WE_R
                                                       -- Push Y
1371 _ROR_A:
1372
       BRV3
                $,, Inc, IF, IR, WE_A
                                                       -- Rotate A Right
1373 _PLY:
1374
       BMW
                _Pop,SP, Pop, RD, OP1
                                                       -- Pop Y
1375 _TXA:
        BRV3
1376
                $,, Inc, IF, IR, WE_A
                                                       -- Transfer X to A
1377 _TXS:
1378
        BRV3
                $,, Inc, IF, IR, WE_S
                                                       -- Transfer X to S
1379 _TAX:
1380
        BRV3 $,, Inc, IF, IR, WE_X
                                                       -- Transfer A to X
1381 _TSX:
1382
        BRV3 $,, Inc, IF, IR, WE_X
                                                       -- Transfer S to X
1383 _DEX:
1384
       BRV3
                $,, Inc, IF, IR, WE_X
                                                       -- Decrement X
1385 _PHX:
1386
       BMW
                 _Psh,SP, Psh, WR, ALU, WE_R
                                                       -- Push X
1387 _NOP: -- the real NOP
1388
      BRV3 $,, Inc, IF, IR
                                                       -- Skip True NOP Instruction
    _PLX:
1389
1390
      BMW
                _Pop,SP, Pop, RD, OP1
                                                       -- Pop X
1391 -----
1392 -- Row B : 0x0B-0xFB
1393 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
1394 -----
1395 _NOP_0B:
1396
        BRV3
              $,, Inc, IF, IR
                                                       -- Skip Invalid Instruction
1397 _NOP_1B:
1398
        BRV3
              $,, Inc, IF, IR
                                                       -- Skip Invalid Instruction
1399 _NOP_2B:
1400
       BRV3
                $,, Inc, IF, IR
                                                       -- Skip Invalid Instruction
1401 _NOP_3B:
1402
        BRV3
                $,, Inc, IF, IR
                                                       -- Skip Invalid Instruction
1403 _NOP_4B:
1404
       BRV3
                $,, Inc, IF, IR
                                                       -- Skip Invalid Instruction
1405 _NOP_5B:
                $,, Inc, IF, IR
1406
       BRV3
                                                       -- Skip Invalid Instruction
1407 _NOP_6B:
1408
       BRV3
                $,, Inc, IF, IR
                                                       -- Skip Invalid Instruction
1409 _NOP_7B:
1410
        BRV3
                $,, Inc, IF, IR
                                                       -- Skip Invalid Instruction
1411 _NOP_8B:
                                                       -- Prefix 0 - IND, Indirect
1412
        BRV1
              $,, Inc, IF, IR
1413 _NOP_9B:
1414
        BRV1
                $,, Inc, IF, IR
                                                       -- Prefix 1 - SIZ, Word Ops
1415 _NOP_AB:
1416
       BRV1
                $,, Inc, IF, IR
                                                       -- Prefix 2 - OAX
1417 _NOP_BB:
1418
        BRV1
                                                       -- Prefix 4 - OAY
                $,, Inc, IF, IR
1419 _WAI_CB:
1420
       BRV0
                _WAI,, PC
                                                       -- Wait for Interrupt
1421 _STP_DB:
1422
       BRV0
                $,, PC
                                                       -- Stop Processor Execution
1423 _NOP_EB:
1424
       BRV3
                $,, Inc, IF, IR
                                                       -- Skip Invalid Instruction
1425 _NOP_FB:
1426
      BRV3
               $,, Inc, IF, IR
                                                       -- Skip Invalid Instruction
1427 -----
1428 -- Row C : 0x0C - 0xFC
1429 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
1430 -----
1431 _TSB_abs:
1432
        BRV0
                _RMW_Abs,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1433 _TRB_abs:
                _RMW_Abs,, Inc, IF, OP1
1434
        BRV0
                                                       -- Read Dst Ptr Lo
BRV0 _RO_Abs,, Inc, IF, OP1 1437 _BIT_absX:
                                                       -- Read Dst Ptr Lo
       BRV0
1438
                _RO_AbsX,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1439 _JMP_abs:
```

```
_Jmp,, Inc, IF, OP1
         BRV0
                                                       -- Read Dst Ptr Lo
1440
1441 _BRA_rel16:
1442
       BRV0
                _BRA_Rel16,, Inc, IF, OP1
                                                       -- Read low(rel16)
1443 _JMP_absi:
1444
        BRV0
                _JmpI,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1445 _JMP_absXi:
1446
        BRV0
                _JmpXI,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1447 _STY_abs:
1448
        BRV0
                _WO_Abs,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1449 _STZ_abs:
                _WO_Abs,, Inc, IF, OP1
1450
                                                       -- Read Dst Ptr Lo
        BRV0
1451 _LDY_abs:
1452
                                                       -- Read Dst Ptr Lo
         BRV0
                _RO_Abs,, Inc, IF, OP1
1453 _LDY_absX:
1454
        BRVO
                _RO_AbsX,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
BRV0 _RO_Abs,, Inc, IF, OP1 1457 _BSR_rel16:
1455
     _CPY_abs:
                                                       -- Read Dst Ptr Lo
                _BSR_Rel16,, Inc, IF, OP1
1458
       BRV0
                                                       -- Read Dst Ptr Lo (Rel16)
1459 _CPX_abs:
1460
        BRV0
                _RO_Abs,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1461 _PHW_abs:
       BRVO
1462
                _PHW_Abs,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1463 -----
1464 -- Row D : 0x0D-0xFD
1465 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
1466 -----
1467 _ORA_abs:
1468
        BRV0
                _RO_Abs,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1469 _ORA_absX:
1470
        BRVO
                _RO_AbsX,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1471
    _AND_abs:
1472
                _RO_Abs,, Inc, IF, OP1
        BRV0
                                                       -- Read Dst Ptr Lo
1473 _AND_absX:
1474
       BRV0
                _RO_AbsX,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1475 _EOR_abs:
1476
        BRV0
                _RO_Abs,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
     _EOR_absX:
1477
1478
         BRV0
                _RO_AbsX,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1479
    _ADC_abs:
1480
         BRV0
                _RO_Abs,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1481 _ADC_absX:
                                                       -- Read Dst Ptr Lo
1482
        BRV0
                _RO_AbsX,, Inc, IF, OP1
1483 _STA_abs:
1484
         BRV0
                 _WO_Abs,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
    _STA_absX:
1485
1486
        BRVO
                _WO_AbsX,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1487
     _LDA_abs:
1488
                _RO_Abs,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
        BRV0
1489 _LDA_absX:
1490
       BRV0
                 _RO_AbsX,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1491 _CMP_abs:
1492
        BRV0
                                                       -- Read Dst Ptr Lo
                _RO_Abs,, Inc, IF, OP1
1493 _CMP_absX:
1494
        BRV0
                _RO_AbsX,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1495
    _SBC_abs:
1496
       BRV0
                _RO_Abs,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
     _SBC_absX:
1497
1498
       BRV0
                 _RO_AbsX,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1499 -----
1500 -- Row E : 0x0E-0xFE
1501 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
1502 -----
1503 _ASL_abs:
1504
        BRV0
                _RMW_Abs,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1505 _ASL_absX:
1506
       BRV0
                 _RMW_AbsX,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1507 _ROL_abs:
                                                       -- Read Dst Ptr Lo
1508
        BRV0
                _RMW_Abs,, Inc, IF, OP1
1509 _ROL_absX:
1510
         BRV0
                _RMW_AbsX,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1511 _LSR_abs:
1512
        BRV0
                _RMW_Abs,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1513 _LSR_absX:
                 _RMW_AbsX,, Inc, IF, OP1
1514
        BRV0
                                                       -- Read Dst Ptr Lo
1515 _ROR_abs:
                _RMW_Abs,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
1516
         BRV0
1517 _ROR_absX:
1518
         BRVO
                _RMW_AbsX,, Inc, IF, OP1
                                                       -- Read Dst Ptr Lo
```

```
1519 _STX_abs:
                _WO_Abs,, Inc, IF, OP1
1520
        BRV0
                                                      -- Read Dst Ptr Lo
1521 _STZ_absX:
1522
        BRVO
                _WO_AbsX,, Inc, IF, OP1
                                                      -- Read Dst Ptr Lo
1523 _LDX_abs:
                _RO_Abs,, Inc, IF, OP1
1524
                                                      -- Read Dst Ptr Lo
        BRV0
1525 _LDX_absY:
1526
        BRV0
                _RO_AbsY,, Inc, IF, OP1
                                                      -- Read Dst Ptr Lo
1527 _DEC_abs:
                _RMW_Abs,, Inc, IF, OP1
1528
        BRV0
                                                      -- Read Dst Ptr Lo
1529 _DEC_absX:
1530
        BRV0
                _RMW_AbsX,, Inc, IF, OP1
                                                      -- Read Dst Ptr Lo
1531 _INC_abs:
1532
       BRV0
                _RMW_Abs,, Inc, IF, OP1
                                                      -- Read Dst Ptr Lo
1533 _INC_absX:
1534
       BRV0
                _RMW_AbsX,, Inc, IF, OP1
                                                      -- Read Dst Ptr Lo
1535 -----
1536 -- Row F : 0x0F-0xFF (Rockwell Instructions: BBRx/BBSx dp,rel)
1537 -- I BA, uP, NA, IO, DI, Reg_WE, ISR
1538 -----
BRV0 _BByx_dp_rel,, Inc, IF, OP1 1541 _BBR1_dp_rel:
                                                      -- Read ZP Pointer
BRV0 _BByx_dp_rel,, Inc, IF, OP1 1543 _BBR2_dp_rel:
                                                     -- Read ZP Pointer
BRV0 _BByx_dp_rel,, Inc, IF, OP1 1545 _BBR3_dp_rel:
                                                      -- Read ZP Pointer
1546
       BRV0
                _BByx_dp_rel,, Inc, IF, OP1
                                                      -- Read ZP Pointer
1547 _BBR4_dp_rel:
1548 BRV0 _BByx_dp_rel,, Inc, IF, OP1 1549 _BBR5_dp_rel:
                                                      -- Read ZP Pointer
1550
       BRV0
                _BByx_dp_rel,, Inc, IF, OP1
                                                      -- Read ZP Pointer
1551 _BBR6_dp_rel:
1552
        BRV0
                _BByx_dp_rel,, Inc, IF, OP1
                                                      -- Read ZP Pointer
1553 _BBR7_dp_rel:
1554
        BRV0
                _BByx_dp_rel,, Inc, IF, OP1
                                                      -- Read ZP Pointer
1555 _BBS0_dp_rel:
                _BByx_dp_rel,, Inc, IF, OP1
1556
        BRV0
                                                      -- Read ZP Pointer
1557 _BBS1_dp_rel:
1558
         BRV0
                _BByx_dp_rel,, Inc, IF, OP1
                                                      -- Read ZP Pointer
BRV0 _BByx_dp_rel,, Inc, IF, OP1 1561 _BBS3_dp_rel:
                                                      -- Read ZP Pointer
1562
        BRV0
                _BByx_dp_rel,, Inc, IF, OP1
                                                      -- Read ZP Pointer
1563 _BBS4_dp_rel:
1564
        BRV0 _BByx_dp_rel,, Inc, IF, OP1
                                                      -- Read ZP Pointer
1565 _BBS5_dp_rel:
1566
       BRV0
                _BByx_dp_rel,, Inc, IF, OP1
                                                      -- Read ZP Pointer
1567 _BBS6_dp_rel:
1568
        BRV0
                _BByx_dp_rel,, Inc, IF, OP1
                                                      -- Read ZP Pointer
1569 _BBS7_dp_rel:
1570
      BRV0 _BByx_dp_rel,, Inc, IF, OP1
                                                      -- Read ZP Pointer
1571 -----
1572 -- End of Instruction Decode Table
1573 -----
1574
1575 _Last: .org 512
1576
1577 _end:
```

```
2 Project: M65C02A_IDecode_ROM
3 File Revision: 0008
 4 Author(s): Michael A. Morris
  Description: M65C02A Instruction Decoder ROM
8
9
10 --
      Copyright 2013-2014 by Michael A. Morris, dba M. A. Morris & Associates
11 --
12 --
       All rights reserved. The source code contained herein is publicly released
13 --
       under the terms and conditions of the GNU General Public License as conveyed
14 --
       in the license provided below.
15 --
16 --
       This program is free software: you can redistribute it and/or modify it
17 --
       under the terms of the GNU General Public License as published by the Free
18 --
       Software Foundation, either version 3 of the License, or any later version.
19 --
20 --
      This program is distributed in the hope that it will be useful, but WITHOUT
21 --
       ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
22 --
       FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
23 --
       more details.
24 --
25 --
       You should have received a copy of the GNU General Public License along with
  --
26
       this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>, or write to
27 --
28 --
       Free Software Foundation, Inc.
29 --
       51 Franklin Street, Fifth Floor
30 --
       Boston, MA 02110-1301 USA
31 --
32 --
       Further, no use of this source code is permitted in any form or means
33 --
       without inclusion of this banner prominently in any derived works.
34 --
35 --
       Michael A. Morris <morrisma_at_mchsi_dot_com>
36 --
       164 Raleigh Way
37
  --
       Huntsville, AL 35811
       IISA
39
40 -----
41
42
43 -- Revision History:
                           _____
44 -----
45 --
       0001
                              Initial conversion of M65C02_Decoder_ROM used with
              13I16 mam
47 --
                              the M65C02_ALU.v module. New version changes the
48 --
                              Op[3:0] field into a 5-bit FU_Sel field and a 2-bit
49 --
                              Op field. The new FU_Sel[4:0] field selects/enables
50 --
                              the ALU functional unit, and the new Op[1:0] field
51 --
                              controls the ALU functional unit operations. Removed
52 --
                              Rockwell instructions. Instruction set supported now
53 --
                              only supports original 65C02, otherwise known as the
54 --
                              65SC02, plus the WAI and STP instructions from the
55 --
                              WDC W65C02S.
56 --
57 --
                              Changed the Q multiplexer select codes. M is now the
       0002
              13I21
                      mam
58
  --
                              the default, and other codes match the other fields.
59 --
                              Changed width and encoding of the CCSel fields. The
60 --
       0003
              13J05
                      mam
61 --
                              PSW set/clr instructions will now be implemented in
62 --
                              logic unit of ALU, and the opcode field of this ROM
63 --
                              will be used to generate the mask for the bit in the
64 --
                              P register. As a result of moving these 7 instruc-
65 --
                              out of the PSW multiplexer and into the ALU, the
66
                              CCSel field has been narrowed from 5 to 4 bits. The
67 --
                              bit eliminated will be retained as a spare bit in
68 --
                              the same position as it has occupied as part of the
69
                              CCSel field.
70 --
71 --
       0004
                              Removed Rsvd (1-bit) field. Assigned that bit to the
              13K09
                      mam
72 --
                              FU_Sel field as msb. The new FU_Sel bit functions as
73 --
                              the OR reduction of the 5 least significant bits. In
74 --
                              this manner another logic level is removed from the
                              control logic of the core. Converted the structure
75 --
76 --
                              from sequential opcodes into row order opcodes, i.e.
77 --
                              swapped order of high nibble and low nibble. Matches
78 --
                              the order of the instruction decode table in the
79 --
                              microprogram. Completed the removal of the Rockwell
```

```
bit instructions and the new W65C02S instructions.
81 --
                                Added note to the NOP instructions that indicates
82 --
                                the number of cycles (PC increment operations) that
83 --
                                each requires. (In all cases, the invalid/undefined
84 --
                                instructions do not cause changes in the ALU regis-
                                ters, but may advance the PC by a defined amount,
86 --
                                and perform a number of dummy cycles. The number of
87 --
                                cycles for this feature is determined by the data-
88 --
                                sheet for 65SC02.)
89 --
90 --
        0005
                14F17
                                Normalized the implementation to match the M65C02Duo
                       mam
                                version of the instruction decoder. Accepted changes
91 --
92 --
                                to the mode field encoding, and some of the correct-
 93 --
                                ed instructions.
94 --
95 --
        0006
                14F21
                        mam
                                Modified the R multiplexer to select {P, K, A, M}
96 --
                                instead of {P, 0, A, M}. Adds flexibility to the
 97 --
                                microprogram. AU can be made to support INC/DEC by
98 --
                                any value other than +1/-1. Similarly, CMP can sup-
99 __
                                port comparisons against a memory value or a con-
100 --
                                stant. The LU operations are similarly affected.
101 --
102 --
        0007
                                Modified the definitions of the Mode field. Deleted
                14H09
                       mam
103 --
                                MMU=. VAL is now defined as 0 and INV is defined as
104 --
                                1. Duplicated the table in order to support Kernel
105 --
                                and User modes: User mode is the first 256 locations
106 --
                                and Kernel (default) the second 256 locations. Added
107 --
                                in stack relative addressing for ORA/AND/EOR/ADC/
108 --
                                LDA/STA/SBC, RMBx/SMBx/BBRx/BBSx, PEA/PEI/PER,
109 --
                                COP #imm, COP dp, JMP/JSR (sp,S),Y, BRA/BSR rel16,
110 --
                                MWT/MWF, IND and SIZ (addressing mode and/or opera-
111 --
                                tion size override/prefix/escape) instructions.
112 --
                                MWT/MWF instructions are privileged instructions
113 --
                                available only in Kernel mode. They move a 16-bit
114 --
                                word between zero page and the IO page. The Y regis-
115 --
                                ter indexes the IO page. The single byte operand
116 --
                                provides the zero page address of the 16-bit
117 --
                                src/dst, MWT (Y),dp or MWF dp,(Y). Also included in
118 --
                                advanced instruction set are 16-bit stack pop opera-
119 --
                                tions: PLW dp, and PLW abs. PEA is actually listed
120 --
                                as PHW #imm16, and PEI is listed as PHW dp. In addi-
121 --
                                tion, the instruction PHW abs has been added instead
                                of JSR (abs,X). There now only 12 unused opcodes re-
122 --
                                maining in the instruction set. These twelve are re-
123 --
124 --
                                served for the user. The expectation is that these
125 --
                                opcodes will be used for implementing primitive
126 --
                                operations/words useful in a FORTH virtual machine.
127 --
128 --
        8000
              14H23 mam
                                Changed project description to M65C02Axxx.
129 --
130 ---
131 -- Mode Field
132 -----
133
          .asm 0 -- Valid Instruction (not otherwise decoded)
134 VAL
           .asm
                       -- Invalid/Unused Instructions
135 TNV
                   1
136 COP
           .asm 2 -- COP Instruction (CO-Processor trap, software trap)
           .asm 3 -- BRK Instruction (BReaK execution, software transmer 4 -- PFX Instructions (SIZe and INDirect Overrides
                       -- BRK Instruction (BReaK execution, software trap )
137 BRK
138 PFX
           .asm 5 -- PHR Instruction (PHR rel16 .asm 6 -- PHW Instructions (PHW #imm16, PHW dp, PHW abs
139 PHR
140 PHW
                      -- WAI Instruction (WAit for Interrupt
141 WAI
            .asm
142
143 -----
144 -- ROM ( output ) Field definitions
145 ----
146
                       -- Instruction Class or Specific Instruction
147 Mode
            .def
                   3
148 RMW
            .def
                   1
                        -- Read-Modify-Write Instruction Type Field
           .def 6
                       -- ALU Functional Unit Select (one-hot)
149 FU_Sel
150 ALU_OP .def 2 -- ALU Operation
151 OGel def 2 -- ALU Q Operand Select
152 RSel
                      -- ALU R Operand Select
            .def
153 CSel
            .def
                       -- ALU Arithmetic Unit Carry Input Select
            .def 3 -- ALU Register Write Select
154 WSel
            .def 3 -- ALU Register Output Select .def 4 -- ALU Condition Code Operation
155 OSel
156 CCSel
157 Opcode .def 8 -- Instruction Opcode, bit mask, etc.
158
```

```
160 -- Constant definitions
161 -----
162
163
164 -- ALU Functional Unit Select definitions
165
166 LST
            .equ
                    48 -- Select Load/Store/Transfer Functional Unit
167 LU
                    40 -- Select Logic Unit (AND/ORA/EOR, BIT/TRB/TSB,
           .equ
168
                               RMB/SMB/BBR/BBS,
169
                                             SEC/CLC/SEI/CLI/SED/CLD/CLV
170 SU .equ 36 -- Select Shift/Rotate Unit (ASL/ROL/LSR/ROR)
171 ADD .equ 34 -- Select Decimal/Binary Adder (ADC/SBC)
172 IDC .equ 33 -- Select Bin. Add (INC/DEC/CMP/INX/DEX/CPX/INY/DEY/CPY)
173
174 -----
175 -- General Definitions
176 -----
177
                 0 -- No operation and/or default operation
0 -- No operation and/or default operation
178 NOP
            .eau
179 XFR
           .equ
180
181 -----
182 -- ALU Operation Field (ALU_Op) Definitions
183 -----
184
185 -- Logic Unit Operations
186
187 AND
            .equ
                   1
                        -- ALU <= A & M;
                                            N \leftarrow ALU[7]; Z \leftarrow ALU;
           .equ 2 -- ALU <= A | M; N <= ALU[7]; Z <= ~ | ALU; equ 3 -- ALU <= A ^ M; N <= ALU[7]; Z <= ~ | ALU;
188 ORA
189 EOR
190
191 BIT
            .equ 1 -- ALU <= A & M;
                                            N \le M[7]; V \le M[6]; Z \le \sim (A \& M)
192 -- BIT #imm
193 TRB .equ 0
                        -- ALU <= A & M;
                                                                  Z \ll \sim (A \& M)
                      -- ALU <= ~A & M;
                                                                  Z \ll \sim (A \& M)
                                                                  Z \ll \sim (A \& M)
194 TSB
            .equ 2 -- ALU <= A | M;
195
196 RMB
            .equ 0
                        -- ALU <= ~K & M;
                                          (K <= (1 << bit))
197 SMB
                       -- ALU <= K | M; (K <= (1 << bit))
-- ALU <= K & M; (K <= (1 << bit))
           .equ 2
198 BBR
            .equ
           .equ 1
199 BBS
                        -- ALU <= K & M; (K <= (1 << bit))
200
201 CLC
            .equ 0
                       -- ALU <= ~K & P;
                                           C \le 0; (K \le 0x01)
           .equ 2 -- ALU <= K | P; C <= 1; (K <= 0x01)
202 SEC
203 CLI
            .equ
                   Ω
                        -- ALU <= ~K & P;
                                            I <= 0; (K <= 0x04)
                  2
                        -- ALU <= K | P;
204 SEI
            .equ
                                           I \ll 1; (K \ll 0x04)
                       -- ALU <= ~K & P;
-- ALU <= K | P;
            .equ
205 CLD
                    Ω
                                            D \le 0; (K \le 0x08)
206 SED
            .equ
                    2
                                            D \le 1; (K \le 0x08)
            .equ 0 -- ALU <= ~K & P; V <= 0; (K <= 0x40)
207 CLV
208
209 --REP
             .equ 0 -- ALU <= ~M & P; P <= ALU
                    2 -- ALU <= M | P;
           .equ
                                             P <= ALU
210 --SEP
211
212 -- Shift Unit Operations (Note: for ASL/LSR, Ci <= 0; for ROL/ROR, Ci <= C)
213
                        -- ALU <= {R[6:0],Ci};N <= ALU[7]; Z <= ~ | ALU; C <= R[7]
214 ASL
            .equ
215 ROL
                    0 -- ALU <= \{R[6:0], Ci\}; N <= ALU[7]; Z <= ~ ALU; C <= R[7]
            .equ
                      -- ALU <= {Ci,R[7:1]};N <= ALU[7]; Z <= ~ ALU; C <= R[0]

-- ALU <= {Ci,R[7:1]} N <= ALU[7]; Z <= ~ ALU; C <= R[0]
216 LSR
            .equ
217 ROR
            .equ
218
219 -- Arithmetic Unit Operations
220
221 ADC
                    0 -- ALU <= Q + M + C; N <= ALU[7]; Z <= ~ | ALU;
            .eau
222 --
                                              V <= OVF; C <= COut;
223 SBC
           .equ 1 -- ALU <= Q + ~M + C; N <= ALU[7]; Z <= ~ ALU;
            V <= OVF; C <= COut;
.equ 0 -- ALU <= Q + 0 + 1; N <= ALU[7]; Z <= ~ | ALU;
224
225 INC
                 1 -- ALU <= Q + ~0 + 0; N <= ALU[7]; Z <= ~ ALU;
1 -- ALU <= Q + ~M + 1; N <= ALU[7]; Z <= ~ ALU;
226 DEC
            .equ
227 CMP
            .equ
228 --
                                                           C <= COut
229
230 -----
231 -- ALU Left (L/Q) Operand Select
232 -----
233
          .equ 0 -- L <= M (default)
.equ 1 -- L <= A
.equ 2 -- L <= K
234 L_M
235 L_A
236 L_K
           .equ 3 -- L <= P
237 L_P
```

```
239 Q_M
          .equ
                  0
                     -- Q <= M (default)
                0 -- y .
1 -- Q <= A
240 Q_A
          .equ
241 Q_X
          .equ
                  2 -- Q <= X
242 Q_Y
                  3
           .equ
243
244 -----
245 -- ALU Right (R) Operand Select
246 -----
247
248 R M
           .equ
                  0
                     -- R <= M (default)
249 R_A .equ 1 -- R <= A
250 R_K .equ 2 -- R <= K
250 R_K
         .equ
                3 -- R <= P
251 R_P
          .equ
252
253 -----
254 -- ALU Carry Input Multiplexer Select
255 -----
256
                0
257 Ci_C
          .equ
                     -- Ci <= C (default)
          .equ 0 -- Ci <= C (de
.equ 1 -- Ci <= Q[7]
.equ 2 -- Ci <= 0
258 Ci_S
259 Ci_0
          .equ 3 -- Ci <= 1
260 Ci_1
261
262 -----
263 -- ALU Register Write Select Definitions
264 -----
265
266 WS_A
          .equ
                  1
                     -- Write Accumulator (Binary)
267 WS_X
          .equ 2 -- Write X (Pre-Index Register)
268 WS_Y
          .equ 3 -- Write Y (Post-Index Register)
.equ 4 -- Write Registers
269 WS_R
           .equ
          .equ 4 -- Write Registers
.equ 5 -- Write S (Stack Pointer)
.equ 6 -- Write P (Processor Status Word)
.equ 7 -- Write M (ALU Output)
270 WS_S
271 WS_P
272 WS_M
273
274 -
275 -- ALU Register Output Select Definitions
276 -----
277
                    -- ALU <= A
278 OS_A
          .equ
          .equ 2 -- ALU <= X
.equ 3 -- ALU <= Y
279 OS_X
280 OS_Y
          .equ 4 -- ALU <= Tmp (Operand Register 2)
.equ 5 -- ALU <= S (Stack Pointer)
.equ 6 -- ALU <= P (Processor Status Word)</pre>
281 OS_T
282 OS_S
283 OS_P
284 OS_M
                7 -- ALU <= M
                                  (Memory Data Input, Operand Register 1)
           .equ
285
286 -----
287 -- Condition Code Operation/Output Select Definitions
288 -- Note: CC_Out = 1 unless (CCSel[4:3] != 2'b01)
289 -----
290
291 TRUE
          .equ
                0 -- CC_Out <= 1
292
                  0 -- CC_Out <= 1
293 BRA
           .equ
                  8 -- CC_Out <= ~C;
294 BCC
          .equ
                 9 -- CC_Out <= C;
10 -- CC_Out <= ~Z;
295 BCS
           .equ
296 BNE
           .equ
297 BEQ
                 11 -- CC_Out <= Z;
          .equ
                  12 -- CC_Out <= ~V;
298 BVC
           .equ
                 13 -- CC_Out <= V;
299 BVS
          .equ
                 14 -- CC_OUT <= ~N;
15 -- CC_Out <= N;
300 BPL
           .equ
301 BMI
           .equ
302
303 PSW
                  0
                      -- P <= ALU;
           .equ
304 Trap
                      -- P.4 <= 1 on push P during BRK
           .equ
                  1
                  2
                      --
305 Z
           .equ
                                            Z <= \sim | (A \& M);
                      -- N \le M[7]; V \le M[6]; Z \le \sim (A \& M);
306 NVZ
           .equ
                  3
                      -- P.4 <= 1 on push P during PHP
307 PHP
           .equ
          .equ 5 -- N <= ALU[7]; Z <= ~ | ALU; C <- COLL; equ 7 -- N <= ALU[7]; V <= OV; Z <= ~ | ALU; C <= COLL;
                    -- N <= ALU[7];
-- N <= ALU[7];
308 NZ
309 NZC
310 NVZC
311
312 -
313 -- Mask Settings
314 -----
315
         .equ 1 -- Bit 0
316 K_0
```

```
-- Bit 1
                       4 -- Bit 2
318 K_2
             .eau
                      8 -- Bit 3
319 K 3
             .equ
320 K_4
             .equ
                      16 -- Bit 4
321 K_5
                       32 -- Bit 5
             .equ
             .equ 64 -- Bit 6
322 K_6
             .equ 128 -- Bit 7
323 K_7
324
325 K_C
             .equ 1 -- Mask for P.C (Carry Flag)
             .equ 2 -- Mask for P.Z (Zero Flag)
.equ 4 -- Mask for P.I (Interrupt Mask)
326 K_Z
327 K I
             .equ 8 -- Mask for P.D (Decimal Mode Flag)
.equ 16 -- Mask for P.B (BRK/PHP Flag)
328 K_D
             .equ 16 -- Mask for P.B (BRK/PHP Flag)
.equ 32 -- Mask for P.M (Unused bit - always 1)
329 K_B
330 K_M
                     64 -- Mask for P.V (oVerflow Flag)
331 K_V
             .equ
                      128 -- Mask for P.N (Negative Flag)
332 K_N
              .equ
333
334 -----
335 --
336 -- Added annotations regarding the implementation of the various opcodes in re-
337 --
         lation to the various microprocessors. As currently defined in this file,
         the opcodes being decoded represent the instruction set of the original
         65C02. In other words, the non-NOP instructions are for the W65C02/G65SC02.
339 --
340 -- In the right hand margin comments, opcodes that were added by these two
341 -- processors to the base MOS6502 instruction set are marked with an asterisk.
342 --
343 -- Also placed in parentheses the instructions added by the Rockwell R65C02,
344 --
         and marked those instructions with an addition symbol (+). WDC also added
345 --
         two instructions from the W65C816/W65C802 processor instruction set, and
         they are marked with an ampersand (&).
347 --
348 -- The instruction set of the M65C02 starts from the instruction set of G65SC02
349 --
         and adds the Rockwell (+), and the W65C816/W65C802 (&) instructions. The
         resulting instruction set is equivalent to the instruction set of the WDC
350 --
351 --
         W65C02S microprocessor.
352 --
353 --
         There are additional instructions marked by the octothorpe (#) which will be
         added to the M65C02 instruction set to form the M65C02A's instruction set.
355 --
         The new instructions for the M65C02A are generally taken from the W65C816
356 -- instruction set. There are a few unique M65C02A instructions, but generally,
357 -- the new instructions add the W65C816's stack relative addresssing mode in-
358 -- structions.
359 --
360 -- The additional instructions discussed above can be included without any
361 --
         modifications to the core logic; only updates to the microcode ROMs are re-
         quired.
363 --
364 ---
365
366 _start:
367 _User:
               .org 0
                                                                     -- User Mode
368
369
               0,LST,XFR,Q_M,R_M,Ci_C,WS_P,
                                                     ,Trap,0x00 -- 00: BRK #imm
,BPL ,0x10 -- 10: BPL rel
371
         BRK
               0,LST,XFR,Q_M,R_M,Ci_C,
0,LST,XFR,Q_M,R_M,Ci_C,
372
         VAT.
                                                      , ,0x20 -- 20: JSR abs
373
         VAL
                 0,LST,XFR,Q_M,R_M,Ci_C, , ,BMI ,0x30 -- 30: BMI rel
0,LST,XFR,Q_M,R_M,Ci_C,WS_P,OS_M,PSW ,0x40 -- 40: RTI
374
         VAL
375
         VAL
               0,LST,XFR,Q_M,R_M,Ci_C, , , BVC ,0x50 -- 50: BVC rel
0,LST,XFR,Q_M,R_M,Ci_C, , , , 0x60 -- 60: RTS
0,LST,XFR,Q_M,R_M,Ci_C, , , , , 0x60 -- 60: RTS
0,LST,XFR,Q_M,R_M,Ci_C, , , BVS ,0x70 -- 70: BVS rel
0,LST,XFR,Q_M,R_M,Ci_C, , , BRA ,0x80 -- 80:*BRA rel
0,LST,XFR,Q_M,R_M,Ci_C, , , BCC ,0x90 -- 90: BCC rel
         VAL
376
377
         VAL
378
         VAL
379
         VAT.
380
         VAL
                 0,LST,XFR,Q_M,R_M,Ci_C,WS_Y,OS_M,NZ ,0xA0 -- A0: LDY #imm  
0,LST,XFR,Q_M,R_M,Ci_C, , ,BCS ,0xB0 -- B0: BCS rel  
0,IDC,CMP,Q_Y,R_M,Ci_1,WS_P, ,NZC ,0xC0 -- C0: CPY #imm
381
         VAL
382
         VAL
         VAL
383
                 0,LST,XFR,Q_M,R_M,Ci_C, , BNE ,0xD0 -- D0: BNE rel 0,IDC,CMP,Q_X,R_M,Ci_1,WS_P, ,NZC ,0xE0 -- E0: CPX #imm
384
         VAL
                                                       NZC ,0xE0 -- E0: CPX #imm
385
         VAL
                 0,LST,XFR,Q_M,R_M,Ci_C,
                                                       ,BEQ ,0xF0 -- F0: BEQ rel
386
         VAT.
387
388 ______
389
                0,LU ,ORA,L_A,R_M,Ci_C,WS_A,
0,LU ,ORA,L_A,R_M,Ci_C,WS_A,
                                                       ,NZ ,0x01 -- 01: ORA (dp,X)
,NZ ,0x11 -- 11: ORA (dp),Y
390
         VAL
391
         VAL
                                                       NZ ,0x21 -- 21: AND (dp,X)
NZ ,0x31 -- 31: AND (dp),Y
NZ ,0x41 -- 41: EOR (dp,X)
NZ ,0x51 -- 51: EOR (dp),Y
         VAL
392
                 0,LU ,AND,L_A,R_M,Ci_C,WS_A,
393
         VAL
                 0,LU ,AND,L_A,R_M,Ci_C,WS_A,
                 0,LU ,EOR,L_A,R_M,Ci_C,WS_A,
394
         VAL
395
         VAT.
                 0,LU ,EOR,L_A,R_M,Ci_C,WS_A,
```

```
0,ADD,ADC,Q_A,R_M,Ci_C,WS_A, ,NVZC,0x61 -- 61: ADC (dp,X)
0,ADD,ADC,Q_A,R_M,Ci_C,WS_A, ,NVZC,0x71 -- 71: ADC (dp),Y
0,LST,XFR,Q_M,R_M,Ci_C, ,OS_A, ,0x81 -- 81: STA (dp,X)
0,LST,XFR,Q_M,R_M,Ci_C, ,OS_A, ,0x91 -- 91: STA (dp,X)
0,LST,XFR,Q_M,R_M,Ci_C, ,OS_A, ,Ox91 -- 91: STA (dp,X)
397
           VAL
398
           VAL
                      399
           VAT.
400
           VAL
401
           VAL
                                                                  ,NZC ,0xCl -- Cl: CMP (dp,X)
,NZC ,0xDl -- Dl: CMP (dp),Y
                       0, IDC, CMP, Q_A, R_M, Ci_1, WS_P,
402
           VAL
                       0, IDC, CMP, Q_A, R_M, Ci_1, WS_P,
403
           VAL
                                                                    ,NVZC,0xE1 -- E1: SBC (dp,X)
404
           VAL
                       0,ADD,SBC,Q_A,R_M,Ci_C,WS_A,
                                                                     ,NVZC,0xF1 -- F1: SBC (dp),Y
405
           VAL
                       0, ADD, SBC, Q_A, R_M, Ci_C, WS_A,
406
407 ---
408
409
           COP
                      0,LST,XFR,Q_M,R_M,Ci_C,WS_X,OS_M,NZ ,0x02 -- 02:#COP dp
                      0,LU ,ORA,L_A,R_M,Ci_C,WS_A, ,NZ ,0x12 -- 12:*ORA (dp)  
0,LST,XFR,Q_M,R_M,Ci_C, , ,0x22 -- 22:#JSR (sp,S),Y
           VAT.
410
411
           VAL
                      0,LU,AND,L_A,R_M,Ci_C,WS_A, NZ,0x32 -- 32:*AND (dp)
0,LST,XFR,Q_M,R_M,Ci_C,WS_X,OS_M,NZ,0x42 -- 42:#COP #imm
0,LU,EOR,L_A,R_M,Ci_C,WS_A, NZ,0x52 -- 52:*EOR (dp)
412
           VAL
413
           COP
           VAL
414
                                                                 , ,0x62 -- 62:#PHR rel16
,NVZC,0x72 -- 72:*ADC (dp)
                       0,NOP,NOP,Q_M,R_M,Ci_C, ,
415
           PHR
416
           VAL
                      0,ADD,ADC,Q_A,R_m,Ci_C,
0,LST,XFR,Q_M,R_M,Ci_C,
,OS_A,
                       0,ADD,ADC,Q_A,R_M,Ci_C,WS_A,
                                                                     , ,0x82 -- 82:#JMP (sp,S),Y
417
           VAL
                     0,LST,XFR,Q_M,R_M,Ci_C, ,OS_A, ,0x92 -- 92:*STA (dp)
0,LST,XFR,Q_M,R_M,Ci_C,WS_X,OS_M,NZ ,0xA2 -- A2: LDX #imm
0,LST,XFR,Q_M,R_M,Ci_C,WS_A,OS_M,NZ ,0xB2 -- B2:*LDA (dp)
418
           VAL
419
           VAL
420
           VAL
                     0,LST,XFR,Q_M,R_M,Ci_C, ,OS_M, ,0xC2 -- C2:#PLW dp
0,IDC,CMP,Q_A,R_M,Ci_1,WS_P, ,NZC ,0xD2 -- D2:*CMP (dp)
0,LST,XFR,Q_M,R_M,Ci_C, ,OS_M, ,0xE2 -- E2:#PLW abs
421
           VAL
422
           VAL
           VAL
423
                                                                   ,NVZC,0xF2 -- F2:*SBC (dp)
424
           VAL
                      0,ADD,SBC,Q_A,R_M,Ci_C,WS_A,
426 -----
427
                                                                    ,NZ ,0x03 -- 03:#0RA sp,S
,NZ ,0x13 -- 13:#0RA (sp,S),Y
,NZ ,0x23 -- 23:#AND sp,S
428
                    0,LU ,ORA,L_A,R_M,Ci_C,WS_A,
                      0,LU ,ORA,L_A,R_M,Ci_C,WS_A,
0,LU ,AND,L_A,R_M,Ci_C,WS_A,
429
           VAL
           VAL
430
                                                                    NZ ,0x33 -- 33:#AND (sp,S),Y
,NZ ,0x43 -- 43:#EOR sp,S
,NZ ,0x53 -- 53:#EOR (sp,S),Y
431
           VAL
                      0,LU ,AND,L_A,R_M,Ci_C,WS_A,
           VAL
                       0,LU ,EOR,L_A,R_M,Ci_C,WS_A,
432
                      0,LU ,EOR,L_A,R_M,Ci_C,WS_A,
433
           VAL
                      0,ADD,ADC,Q_A,R_M,Ci_C,WS_A,
                                                                    ,NVZC,0x63 -- 63:#ADC sp,S
,NVZC,0x73 -- 73:#ADC (sp,S),Y
434
           VAL
435
           VAL
                      0,ADD,ADC,Q_A,R_M,Ci_C,WS_A,
                     0,LST,XFR,Q_M,R_M,Ci_C, ,OS_A, ,0x83 -- 83:#STA sp,S
436
           VAL
                      0,LST,XFR,Q_M,R_M,Ci_C, ,OS_A, ,0x93 -- 93:#STA (sp,S),Y
0,LST,XFR,Q_M,R_M,Ci_C,WS_A,OS_M,NZ ,0xA3 -- A3:#LDA sp,S
437
           VAL
           VAL
438
                     0,LST,XFR,Q_M,R_M,Ci_C,WS_A,OS_M,NZ ,0xB3 -- B3:#LDA (sp,S),Y
0,LDC,CMP,Q_A,R_M,Ci_1,WS_P, ,NZC ,0xC3 -- C3:#CMP sp,S
0,LDC,CMP,Q_A,R_M,Ci_1,WS_P, ,NZC ,0xD3 -- D3:#CMP (sp,S),Y
           VAL
439
440
           VAL
441
           VAL
                                                                  ,NVZC,0xE3 -- E3:#SBC sp,S
,NVZC,0xF3 -- F3:#SBC (sp,S),Y
                      0,ADD,SBC,Q_A,R_M,Ci_C,WS_A,
           VAT.
442
443
           VAL
                      0,ADD,SBC,Q_A,R_M,Ci_C,WS_A,
444
445 --
446
                                                                    ,Z ,0x04 -- 04:*TSB dp
,Z ,0x14 -- 14:*TRB dp
                   1,LU ,TSB,L_A,R_M,Ci_C,WS_P,
           VAL
447
           VAL
                      1,LU ,TRB,L_A,R_M,Ci_C,WS_P,
448
                                                                     ,NVZ ,0x24 -- 24: BIT dp
449
           VAL
                       0,LU ,BIT,L_A,R_M,Ci_C,WS_P,
                                                                    ,NVZ ,0x24 -- 24. BIT dp
,NVZ ,0x34 -- 34:*BIT dp,X
, ,0x44 -- 44:#NOP (MWT dp,(Y))
, ,0x54 -- 54:#NOP (MWF dp,(Y))
                      0,LU ,BIT,L_A,R_M,Ci_C,WS_P,
450
           VAL
                      0,NOP,NOP,Q_M,R_M,Ci_C,
0,NOP,NOP,Q_M,R_M,Ci_C,
451
           TNV
452
           INV
                      0,LST,XFR,Q_M,R_M,Ci_C,
0,LST,XFR,Q_M,R_M,Ci_C,
                                                                            ,0x64 -- 64:*STZ dp
,0x74 -- 74:*STZ dp,X
453
           VAL
           VAL
454
                     0,LST,XFR,Q_M,R_M,Ci_C, ,OS_Y, ,0x84 -- 84: STY dp

0,LST,XFR,Q_M,R_M,Ci_C, ,OS_Y, ,0x94 -- 94: STY dp,X

0,LST,XFR,Q_M,R_M,Ci_C,WS_Y,OS_M,NZ ,0xA4 -- A4: LDY dp

0,LST,XFR,Q_M,R_M,Ci_C,WS_Y,OS_M,NZ ,0xA4 -- A4: LDY dp
           VAL
455
456
           VAL
457
           VAL
                      0,LST,XFR,Q_M,R_M,Ci_C,WS_Y,OS_M,NZ ,0xB4 -- B4: LDY dp,X  
0,IDC,CMP,Q_Y,R_M,Ci_1,WS_P, ,NZC ,0xC4 -- C4: CPY dp
           VAT.
458
459
           VAL
                                                                     , ,0xD4 -- D4:#PHW dp
460
           PHW
                       0,NOP,NOP,Q_M,R_M,Ci_C, ,
                      0,IDC,CMP,Q_X,R_M,Ci_1,WS_P, ,NZC ,0xE4 -- E4: CPX dp
0,NOP,NOP,O M,R M,Ci C, , ,0xF4 -- F4:#PHW #in
461
           VAL
                                                                            ,0xF4 -- F4:#PHW #imm16
                       0,NOP,NOP,Q_M,R_M,Ci_C, ,
           PHW
462
463
464
465
                                                                     ,NZ ,0x05 -- 05: ORA dp
,NZ ,0x15 -- 15: ORA dp,X
           VAL
466
                      0,LU ,ORA,L_A,R_M,Ci_C,WS_A,
467
           VAL
                       0,LU,ORA,L_A,R_M,Ci_C,WS_A,
                                                                     NZ ,0x25 -- 25: AND dp
468
           VAL
                       0, LU , AND, L_A, R_M, Ci_C, WS_A,
                                                                    ,NZ ,0x35 -- 35: AND dp,X
,NZ ,0x45 -- 45: EOR dp
                      0,LU ,AND,L_A,R_M,Ci_C,WS_A,
0,LU ,EOR,L_A,R_M,Ci_C,WS_A,
469
           VAL
470
           VAL
                                                                    NZ ,0x55 -- 55: EOR dp,X
,NVZC,0x65 -- 65: ADC dp
                       0,LU ,EOR,L_A,R_M,Ci_C,WS_A,
471
           VAL
472
           VAL
                      0,ADD,ADC,Q_A,R_M,Ci_C,WS_A,
                                                                    ,NVZC,0x75 -- 75: ADC dp,X
473
           VAL
                       0, ADD, ADC, Q_A, R_M, Ci_C, WS_A,
                       0,LST,XFR,Q_M,R_M,Ci_C, ,OS_A, ,0x85 -- 85: STA dp
474
           VAT.
```

```
0,LST,XFR,Q_M,R_M,Ci_C, ,OS_A, ,0x95 -- 95: STA dp,X
0,LST,XFR,Q_M,R_M,Ci_C,WS_A,OS_M,NZ ,0xA5 -- A5: LDA dp
0,LST,XFR,Q_M,R_M,Ci_C,WS_A,OS_M,NZ ,0xB5 -- B5: LDA dp,X
         VAL
476
         VAL
477
         VAL
                  \label{eq:condition} \texttt{O,IDC,CMP,Q\_A,R\_M,Ci\_1,WS\_P,} \qquad \texttt{,NZC ,0xC5 } \ \ \text{-- C5: CMP dp}
478
         VAT.
                                                       ,NZC ,0xD5 -- D5: CMP dp,X
479
         VAL
                  0, IDC, CMP, Q_A, R_M, Ci_1, WS_P,
                                                     ,NVZC,0xE5 -- E5: SBC dp
                  0, ADD, SBC, Q_A, R_M, Ci_C, WS_A,
480
         VAT.
481
         VAL
                 0,ADD,SBC,Q_A,R_M,Ci_C,WS_A,
                                                     ,NVZC,0xF5 -- F5: SBC dp,X
482
483 ------
484
                                                        ,NZC ,0x06 -- 06: ASL dp
485
         VAL
                 1,SU ,ASL,Q_M,R_M,Ci_0,WS_P,
                                                       ,NZC ,0x16 -- 16: ASL dp,X
,NZC ,0x26 -- 26: ROL dp
         VAL
486
                 1,SU ,ASL,Q_M,R_M,Ci_0,WS_P,
487
         VAL
                  1,SU ,ROL,Q_M,R_M,Ci_C,WS_P,
                                                       NZC ,0x36 -- 36: ROL dp,X
488
         VAL
                 1,SU ,ROL,Q_M,R_M,Ci_C,WS_P,
                 1,SU ,LSR,Q_M,R_M,Ci_0,WS_P,
                                                       ,NZC ,0x46 -- 46: LSR dp
,NZC ,0x56 -- 56: LSR dp,X
         VAL
489
                 1,SU ,ROR,Q_M,R_M,Ci_C,WS_P, ,NZC ,0x66 -- 56: LSR dp,X

1,SU ,ROR,Q_M,R_M,Ci_C,WS_P, ,NZC ,0x76 -- 76: ROR dp,X

0,LST,XFR,Q_M,R_M,Ci_C, ,OS_X, ,0x86 -- 86: STX dp

0,LST,XFR,Q_M,R_M,Ci_C, ,OS_X, ,0x96 -- 96: STX dp
490
         VAL
491
         VAL
492
         VAL
         VAL
493
494
         VAL
495
         VAL
                 0,LST,XFR,Q_M,R_M,Ci_C,WS_X,OS_M,NZ ,0xB6 -- B6: LDX dp,Y
496
         VAL
                 1,IDC,DEC,Q_M,R_K,Ci_0,WS_P, ,NZ ,0x00 -- C6: DEC dp
1,IDC,DEC,Q_M,R_K,Ci_0,WS_P, ,NZ ,0x00 -- D6: DEC dp,X
497
         VAL
498
         VAL
                                                     ,NZ ,0x00 -- E6: INC dp
499
         VAL
                 1, IDC, INC, Q_M, R_K, Ci_1, WS_P,
                                                       NZ ,0x00 -- F6: INC dp,X
500
         VAL
                  1, IDC, INC, Q_M, R_K, Ci_1, WS_P,
501
502 -----
503
                                                             ,K_0 -- 07:+RMB0 dp
504
         VAL 1,LU ,RMB,L_K,R_M,Ci_C,
505
         VAL
                  1,LU ,RMB,L_K,R_M,Ci_C,
                                                             ,K_1
                                                                     -- 17:+RMB1 dp
                                                                     -- 27:+RMB2 dp
                                                             ,K_2
506
         VAL
                  1,LU ,RMB,L_K,R_M,Ci_C,
                                                             ,K_3 -- 37:+RMB3 dp
507
                 1,LU ,RMB,L_K,R_M,Ci_C,
         VAL
                                                             ,K_4 -- 47:+RMB4 dp
,K_5 -- 57:+RMB5 dp
                 1,LU ,RMB,L_K,R_M,Ci_C,
1,LU ,RMB,L_K,R_M,Ci_C,
508
         VAL
         VAL
509
                1,LU ,RMB,L_K,R_M,Ci_C,
                                                                     -- 67:+RMB6 dp
510
         VAL
                                                             ,K_6
                                                                     -- 77:+RMB7 dp
         VAL
                  1,LU ,RMB,L_K,R_M,Ci_C,
511
                                                             ,K_7
                                                             ,K_0 -- 87:+SMB0 dp
512
         VAL
                 1,LU ,SMB,L_K,R_M,Ci_C,
                 1,LU ,SMB,L_K,R_M,Ci_C,
1,LU ,SMB,L_K,R_M,Ci_C,
         VAL
                                                                     -- 97:+SMB1 dp
513
                                                             ,K_1
                                                                     -- A7:+SMB2 dp
514
         VAL
                                                             ,K_2
                                                             ,K_3
515
         VAL
                1,LU ,SMB,L_K,R_M,Ci_C,
                                                                     -- B7:+SMB3 dp
                 1,LU ,SMB,L_K,R_M,Ci_C,
1,LU ,SMB,L_K,R_M,Ci_C,
516
         VAL
                                                             ,K_4
                                                                     -- C7:+SMB4 dp
                                                             ,K_5
                                                                     -- D7:+SMB5 dp
         VAL
517
               1,LU ,SMB,L_K,R_M,Ci_C,
1,LU ,SMB,L_K,R_M,Ci_C,
                                                             ,K_6 -- E7:+SMB6 dp
,K_7 -- F7:+SMB7 dp
         VAL
518
519
         VAL
520
521 ----
522
                 0,LST,XFR,Q_M,R_M,Ci_C, ,OS_P,PHP ,0x08 -- 08: PHP 0,LU ,CLC,L_K,R_P,Ci_C,WS_P, ,PSW ,K_C -- 18: CLC 0,LST,XFR,Q_M,R_M,Ci_C,WS_P,OS_M,PSW ,0x28 -- 28: PLP
523
         VAL
524
         VAL
         VAL
525
                  0,LU ,SEC,L_K,R_P,Ci_C,WS_P, ,PSW ,K_C -- 38: SEC
526
         VAL
                  0,LST,XFR,Q_M,R_M,Ci_C, ,OS_A, ,0x48 -- 48: PHA
         VAL
527
                 0,LU ,CLI,L_K,R_P,Ci_C,WS_P, ,PSW ,K_I -- 58: CLI
528
         VAT.
                  0, LST, XFR, Q_M, R_M, Ci_C, WS_A, OS_M, NZ , 0x68 -- 68: PLA
529
         VAL
                 0,LU,SEI,L_K,R_P,Ci_C,WS_P, ,PSW,K_I -- 78: SEI
530
         VAT.
                                                        NZ ,0x00 -- 88: DEY
531
                  0, IDC, DEC, Q_Y, R_K, Ci_0, WS_Y,
         VAL
                 0,LST,XFR,Q_A,R_M,Ci_C,WS_A,OS_Y,NZ ,0x98 -- 98: TYA  
0,LST,XFR,Q_A,R_M,Ci_C,WS_Y,OS_A,NZ ,0xA8 -- A8: TAY
532
         VAL
         VAL
533
                 0,LU ,CLV,L_K,R_P,Ci_C,WS_P, ,PSW ,K_V
                                                                     -- B8: CLV
         VAL
534
535
         VAL
                 0, IDC, INC, Q_Y, R_K, Ci_1, WS_Y,
                                                       NZ ,0x00 -- C8: INY
                 0,LU ,CLD,L_K,R_P,Ci_C,WS_P,
                                                                     -- D8: CLD
536
         VAL
                                                       ,PSW ,K_D
                  0, IDC, INC, Q_X, R_K, Ci_1, WS_X,
         VAT.
                                                       NZ ,0x00 -- E8: INX
537
                                                        ,PSW ,K_D -- F8: SED
538
         VAL
                  0,LU ,SED,L_K,R_P,Ci_C,WS_P,
539
540 ----
541
                                                       ,NZ ,0x09 -- 09: ORA #imm
,NZ ,0x19 -- 19: ORA abs,Y
542
         VAL
                 0,LU ,ORA,L_A,R_M,Ci_C,WS_A,
543
         VAL
                  0,LU,ORA,L_A,R_M,Ci_C,WS_A,
                                                       ,NZ ,0x29 -- 29: AND #imm
544
         VAL
                 0,LU ,AND,L_A,R_M,Ci_C,WS_A,
                                                       NZ ,0x39 -- 39: AND abs,Y
,NZ ,0x49 -- 49: EOR #imm
,NZ ,0x59 -- 59: EOR abs,Y
                 0,LU ,AND,L_A,R_M,Ci_C,WS_A,
545
         VAL
546
         VAT.
                 0,LU ,EOR,L_A,R_M,Ci_C,WS_A,
547
         VAL
                  0, LU , EOR, L_A, R_M, Ci_C, WS_A,
                 0,ADD,ADC,Q_A,R_M,Ci_C,WS_A,
0,ADD,ADC,Q_A,R_M,Ci_C,WS_A,
                                                        ,NVZC,0x69 -- 69: ADC #imm
548
         VAL
                                                        ,NVZC,0x79 -- 79: ADC abs,Y
549
         VAL
                 0,LU,BIT,L_A,R_M,Ci_C,WS_P, ,Z
0,LST,XFR,Q_A,R_M,Ci_C, ,OS_A,
                                                       ,Z ,0x89 -- 89:*BIT #imm
550
         VAL
                                                             ,0x99 -- 99: STA abs,Y
         VAL
551
                  VAL
552
553
         VAT.
```

```
VAL
                  0, IDC, CMP, Q_A, R_M, Ci_1, WS_P,
                                                      NZC ,0xC9 -- C9: CMP #imm
                                                      NZC ,0xD9 -- D9: CMP abs,Y
555
         VAL
                  0, IDC, CMP, Q_A, R_M, Ci_1, WS_P,
                  0,ADD,SBC,Q_A,R_M,Ci_C,WS_A,
                                                      NVZC,0xE9 -- E9: SBC #imm
556
         VAL
                                                      ,NVZC,0xF9 -- F9: SBC abs,Y
557
         VAL
                  0,ADD,SBC,Q_A,R_M,Ci_C,WS_A,
558
559
560
561
         VAL
                  0,SU ,ASL,Q_A,R_M,Ci_0,WS_A,
                                                      ,NZC ,0x0A -- 0A: ASL A
                  0,IDC,INC,Q_A,R_K,Ci_1,WS_A, ,NZ ,0x00 -- 1A:*INC A
         VAL
562
                                                      ,NZC ,0x2A -- 2A: ROL A
563
         VAL
                  0,SU ,ROL,Q_A,R_M,Ci_C,WS_A,
                                                    ,NZ ,0x00 -- 3A:*DEC A
,NZC ,0x4A -- 4A: LSR A
564
         VAL
                  0, IDC, DEC, Q_A, R_K, Ci_0, WS_A,
                  0,SU ,LSR,Q_A,R_M,Ci_0,WS_A,
         VAL
565
                                                    S_Y, ,0x5A -- 5A:*PHY
,NZC ,0x6A -- 6A: ROR A
566
         VAL
                  0, LST, XFR, Q_M, R_M, Ci_C, ,OS_Y,
567
         VAL
                 0,SU ,ROR,Q_A,R_M,Ci_C,WS_A,
                  0,LST,XFR,Q_M,R_M,Ci_C,WS_Y,OS_M,NZ ,0x7A -- 7A:*PLY
         VAT
568
                                                            ,0x8A -- 8A: TXA
569
         VAL
                  0, LST, XFR, Q_M, R_M, Ci_C, WS_A, OS_X, NZ
                                                            ,0x9A -- 9A: TXS
570
         VAL
                  0, LST, XFR, Q_M, R_M, Ci_C, WS_S, OS_X,
                  0,LST,XFR,Q_M,R_M,Ci_C,WS_X,OS_A,NZ ,0xAA -- AA: TAX
571
         VAL
                  0,LST,XFR,Q_M,R_M,Ci_C,WS_X,OS_S,NZ ,0xBA -- BA: TSX
         VAL
572
                  \texttt{0,IDC,DEC,Q\_X,R\_K,Ci\_0,WS\_X,} \qquad \texttt{,NZ} \qquad \texttt{,0x00} \quad \text{-- CA: DEX}
573
         VAL
574
         VAL
                  0,LST,XFR,Q_M,R_M,Ci_C, ,OS_X,
                                                           ,0xDA -- DA:*PHX
575
         VAL
                  0, NOP, NOP, Q_M, R_M, Ci_C,
                                                            ,0xEA -- EA: NOP
                 0,LST,XFR,Q_M,R_M,Ci_C,WS_X,OS_M,NZ ,0xFA -- FA:*PLX
576
         VAL
577
578 -----
579
   -- OB...BB: 1 byte, 1 cycle
                                                            ,0x0B -- 0B: NOP
       INV
                  0, NOP, NOP, Q_M, R_M, Ci_C,
580
         INV
                  0,NOP,NOP,Q_M,R_M,Ci_C,
                                                            ,0x1B -- 1B: NOP
581
                                                            ,0x2B -- 2B: NOP
582
         TNV
                  0, NOP, NOP, Q_M, R_M, Ci_C,
                                                            ,0x3B -- 3B: NOP
                  0, NOP, NOP, Q_M, R_M, Ci_C,
583
         INV
                                                            ,0x4B -- 4B: NOP
                  0,NOP,NOP,Q_M,R_M,Ci_C,
584
         TNV
                                                            ,0x5B -- 5B: NOP
585
         INV
                  0, NOP, NOP, Q_M, R_M, Ci_C,
                                                            ,0x6B -- 6B: NOP
586
         INV
                  0, NOP, NOP, Q_M, R_M, Ci_C,
                                                            ,0x7B -- 7B: NOP
587
         INV
                  0, NOP, NOP, Q_M, R_M, Ci_C,
                                                            ,0x8B -- 8B:#IND -- Indirect
         PFX
                  0, NOP, NOP, Q_M, R_M, Ci_C,
588
                                                            ,0x9B -- 9B:#OAX -- A<=>X
589
         PFX
                  0, NOP, NOP, Q_M, R_M, Ci_C,
                                                            ,0xAB -- AB:#OAY
                                                                                 -- A<=>Y
590
         PFX
                  0, NOP, NOP, Q_M, R_M, Ci_C,
                                                            ,0xBB -- BB:#SIZ
                                                                                 -- Size OVR
591
         PFX
                  0, NOP, NOP, Q_M, R_M, Ci_C,
                                                            ,0xCB -- CB:&WAI
                  0, NOP, NOP, Q_M, R_M, Ci_C,
592
         WAI
                                                            ,0xDB -- DB:&STP
593
         VAT.
                 0,NOP,NOP,Q_M,R_M,Ci_C,
                                                            ,0xEB -- EB: NOP
594
         INV
                  0, NOP, NOP, Q_M, R_M, Ci_C,
595
         INV
                  0, NOP, NOP, Q_M, R_M, Ci_C,
                                                            ,0xFB -- FB: NOP
596
                                                       _____
597 -----
598
599
         VAL
                 1,LU ,TSB,L_A,R_M,Ci_C,WS_P,
                                                      ,Z ,0x0C -- 0C:*TSB abs
                                                      ,Z ,0x1C -- 1C:*TRB abs
,NVZ ,0x2C -- 2C: BIT abs
600
         VAL
                 1,LU ,TRB,L_A,R_M,Ci_C,WS_P,
                                                      , Z
601
         VAL
                  0,LU ,BIT,L_A,R_M,Ci_C,WS_P,
602
                  0,LU ,BIT,L_A,R_M,Ci_C,WS_P,
                                                      ,NVZ ,0x3C -- 3C:*BIT abs,X
         VAL
                                                      , ,0x4C -- 4C: JMP abs
603
         VAL
                  0, NOP, NOP, Q_M, R_M, Ci_C,
                                                            ,0x5C -- 5C:#BRA rel16
         VAL
                  0, NOP, NOP, Q_M, R_M, Ci_C,
604
                                                            ,0x6C -- 6C: JMP (abs)
                  0, NOP, NOP, Q_M, R_M, Ci_C,
605
         VAL
                                                            ,0x7C
                                                                   -- 7C:*JMP (abs,X)
606
         VAL
                  0, NOP, NOP, Q_M, R_M, Ci_C,
                                                            ,0x8C -- 8C: STY abs
                  0, LST, XFR, Q_M, R_M, Ci_C,
607
         VAT.
                  0,LST,XFR,Q_M,R_M,Ci_C, , ,0x9C -- 9C:*STZ abs
0,LST,XFR,Q_M,R_M,Ci_C,WS_Y,OS_M,NZ ,0xAC -- AC: LDY abs
608
         VAL
609
         VAT.
                  \texttt{0,LST,XFR,Q\_M,R\_M,Ci\_C,WS\_Y,OS\_M,NZ} \quad \texttt{,0xBC} \quad \texttt{--} \quad \texttt{BC:} \quad \texttt{LDY} \quad \texttt{abs,X}
610
         VAL
                  0,IDC,CMP,Q_Y,R_M,Ci_1,WS_P, ,NZC, ,0xCC -- CC: CPY abs 0,NOP,NOP,Q_M,R_M,Ci_C, , ,0xDC -- DC:#BSR rel16
611
         VAL
                 0,NOP,NOP,Q_M,R_M,Ci_C,
0,IDC,CMP,Q_X,R_M,Ci_1,WS_P,
                                                   , ,0xDC -- DC:#BSR rel:
,NZC ,0xEC -- EC: CPX abs
         VAL
612
         VAL
613
                  0, NOP, NOP, Q_M, R_M, Ci_C, ,
614
         PHW
                                                            ,0xFC -- FC: #PHW abs
615
616 -----
617
618
         VAL
                 0,LU ,ORA,L_A,R_M,Ci_C,WS_A,
                                                      ,NZ ,0x0D -- 0D: ORA abs
                                                      ,NZ ,0x1D -- 1D: ORA abs,X
,NZ ,0x2D -- 2D: AND abs
                  0,LU ,ORA,L_A,R_M,Ci_C,WS_A,
0,LU ,AND,L_A,R_M,Ci_C,WS_A,
619
         VAL
620
         VAL
                                                      ,NZ ,0x3D -- 3D: AND abs,X
,NZ ,0x4D -- 4D: EOR abs
,NZ ,0x5D -- 5D: EOR abs,X
                  0,LU,AND,L_A,R_M,Ci_C,WS_A,
621
         VAL
622
         VAL
                  0,LU ,EOR,L_A,R_M,Ci_C,WS_A,
                  0, LU , EOR, L_A, R_M, Ci_C, WS_A,
623
         VAT.
                  0,ADD,ADC,Q_A,R_M,Ci_C,WS_A,
                                                      ,NVZC,0x6D -- 6D: ADC abs
,NVZC,0x7D -- 7D: ADC abs,X
624
         VAL
625
         VAT.
                  0, ADD, ADC, Q_A, R_M, Ci_C, WS_A,
                  0,LST,XFR,Q_M,R_M,Ci_C, ,OS_A, ,0x8D -- 8D: STA abs
626
         VAL
                  0,LST,XFR,Q_M,R_M,Ci_C, ,OS_A, ,0x9D -- 9D: STA abs 0,LST,XFR,Q_M,R_M,Ci_C,WS_A,OS_M,NZ ,0xAD -- AD: LDA abs
                                                            ,0x9D -- 9D: STA abs,X
627
         VAL
628
         VAL
                  0,LST,XFR,Q_M,R_M,Ci_C,WS_A,OS_M,NZ ,0xBD -- BD: LDA abs,X 0,IDC,CMP,Q_A,R_M,Ci_1,WS_P, ,NZC ,0xCD -- CD: CMP abs
629
         VAL
630
         VAL
                                                      ,NZC ,0xDD -- DD: CMP abs,X
631
         VAL
                  0, IDC, CMP, Q_A, R_M, Ci_1, WS_P,
                                                      ,NVZC,0xED -- ED: SBC abs
632
         VAT.
                  0,ADD,SBC,Q_A,R_M,Ci_C,WS_A,
```

```
VAL
                    0,ADD,SBC,Q_A,R_M,Ci_C,WS_A,
                                                            ,NVZC,0xFD -- FD: SBC abs,X
634
635 -
636
637
                    1,SU ,ASL,Q_M,R_M,Ci_0,WS_P,
                                                            ,NZC ,0x0E -- 0E: ASL abs
          VAL 1,SU ,ASL,Q_M,R_M,Ci_0,WS_P,
638
                                                           ,NZC ,0x1E -- 1E: ASL abs,X
         VAL 1,SU,ROL,Q_M,R_M,Ci_C,WS_P, ,NZC,0x2E -- 2E: ROL abs
VAL 1,SU,ROL,Q_M,R_M,Ci_C,WS_P, ,NZC,0x3E -- 3E: ROL abs,X
VAL 1,SU,LSR,Q_M,R_M,Ci_0,WS_P, ,NZC,0x4E -- 4E: LSR abs
VAL 1,SU,LSR.O M.R M Ci_0 WS_P
639
640
641
         VAL 1,SU ,LSR,Q_M,R_M,Ci_O,WS_P, ,NZC ,0x5E -- 5E: LSR abs,X
VAL 1,SU ,ROR,Q_M,R_M,Ci_C,WS_P, ,NZC ,0x6E -- 6E: ROR abs
VAL 1,SU ,ROR,Q_M,R_M,Ci_C,WS_P, ,NZC ,0x7E -- 7E: ROR abs,X
VAL 0,LST,XFR,Q_M,R_M,Ci_C, ,OS_X, ,0x8E -- 8E: STX abs
VAL 0,LST,XFR,Q_M,R_M,Ci_C, ,0x9E -- 9E:*STZ abs.X
642
643
644
645
                                                                  ,0x9E -- 9E:*STZ abs,X
646
          VAL
                 0,LST,XFR,Q_M,R_M,Ci_C,
               VAL
647
648
          VAL
         VAL
649
          VAL
650
          VAL
651
652
          VAL
653
654 -----
         655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673 --
674
675 _end:
```

Page: 9