# **Lab2 Report**

B07901069 電機四 劉奇聖

# **Modules Explanation**

Adder.v, MUX2.v, MUX4.v, Sign\_Extend.v, Control.v, ALU\_Control.v, ALU.v, Forwarding\_Unit.v, Hazard\_Detection.v are the same as lab 1.

#### CPU. V

Compared with lab 1, CPU modules have some input/output to connect to the off-chip memory, including mem\_data\_i, mem\_ack\_i, mem\_data\_o, mem\_addr\_o, mem\_enable\_o, mem\_write\_o. It also replace Data\_Memory with dcache\_controller and connect cpu\_stall\_o to PC and pipeline registers.

### Pipeline\_Registers.v

Compared with lab 1, ID\_EX\_Registers, EX\_MEM\_Registers, MEM\_WB\_Registers modules have one more stall\_i signal and they update their states only when stall\_i is zero.

### dcache\_controller.v

dcache\_controller module have 1 bit clock signal and 1 bit reset signal inputs and interfaces to data memory and CPU.

- first TODO (r\_hit\_data): read hit data is simply the output of the SRAM, so I assign it with sram cache data.
- second TODO (cpu\_data): We need to convert 256-bit to 32-bit. Since memory accesses are aligned, cpu\_offset must be multiple of 4. Therefore we can simply multiply it with 8 to get the index of the least significant bit and take 32 bits from r\_hit\_data starting at that index.
- third TODO (w\_hit\_data): As explained previously, (cpu\_offset \* 8) will be the index of the least significant bit. Although we only need to write 32 bit data, we can only write 256 bit at a time. So we need to assign w\_hit\_data with r\_hit\_data first and then replace the 32 bit data starting at index (cpu\_offset \* 8) with cpu\_data\_i.
- TODOs in controller FSM
  - frist\_TODO: Since next state is WRITEBACK, mem\_enable should be 1 and mem\_write should be 1. Cache does not need to be updated, so cache\_write is 0. write\_back should be 1 since next state is WRITEBACK.
  - second TODO: Since next state is READMISS, mem\_enable should be 1 to allow us read
    data from memory. mem\_write should be 0 since we only need to read the memory.
    cache\_write should be 0 since we need to wait for memory data is ok. write\_back should
    be 0 since the next state is not WRITEBACK.
  - third TODO: The next state is READMISSOK. mem\_enable and mem\_write should be 0 since we do not need to read or write the memory. cache\_write should be 1 since we already bring the data from the memory and we need to write it to the cache. write\_back should be 0 since the next state is not WRITEBACK.
  - forth TODO: Since the next state is IDLE, mem\_enable, mem\_write, cache\_write, write\_back should be all 0.

o fifth TODO: Since next state is READMISS, mem\_enable should be 1 to allow us read data from memory. mem\_write should be 0 since we only need to read the memory. cache\_write should be 0 since we need to wait for memory data is ok. write\_back should be 0 since the next state is not WRITEBACK.

#### dcache sram.v

dcache\_sram module have 1 bit clock signal and 1 bit reset signal inputs and interface to the dcache\_controller. Besides the variables provided by TA, I add 1 bit hit\_0 and 1 bit hit\_1 wire and array of 1 bit registers of length 16 called lru. hit\_0 is 1 when tag[addr\_i][0][24] is 1 (valid bit is 1) and tag[addr\_i][0][22:0] is equal to tag\_i[22:0] (tag matched). hit\_1 is 1 when tag[addr\_i][1][24] is 1 (valid bit is 1) and tag[addr\_i][1][22:0] is equal to tag\_i[22:0] (tag matched). hit\_0 is 1 if hit\_0 is 1 or hit\_1 is 1.

lru array represents which block to be replaced in the same cache line. When hit\_0 is 1, tag\_o is tag[addr\_i][0] and data\_o is data[addr\_i][0]. When hit\_1 is 1, tag\_o is tag[addr\_i][1] and data\_o is data[addr\_i][1]. When hit\_0 and hit\_1 are both 0, we find the next block to be replaced is 0 or 1 using lru[addr\_i] and assign tag\_o and data\_o correspondingly.

In the always block, if reset signal is 1, then we intitialize all registers to 0. If enable\_i is 1 and write\_i is 1, if hit\_0 is 1, then we write tag\_i and data\_i to tag[addr\_i][0] and data[addr\_i][0] and set Iru[addr\_i] with 1 since block 0 is recently used. If hit\_1 is 1, then we write tag\_i and data\_i to tag[addr\_i][1] and data[addr\_i][1] and set Iru[addr\_i] with 0 since block 1 is recently used. If hit\_0 and hit\_1 are both 0, then we must evict a block by LRU policy, so we assign tag\_i and data\_i to the block indicated by Iru[addr\_i] and invert Iru[addr\_i] since it is recently used, which means the other is least recently used.

If enable\_i is 1 but write\_i is 0, then it means that we are reading the cache. If hit\_0 is 1, then block 0 is currently used and we have to set <code>lru[addr\_i]</code> to 1. If hit\_1 is 1, then block 1 is currently used and we have to set <code>lru[addr\_i]</code> to 0.

### **Difficulties Encountered and Solutions in This Lab**

### **Difficulty 1**

The testcases provided by TA do not test the write back functionality.

#### **Solution 1**

I wrote custom testcases to test the write back functionality.

### **Difficulty 2**

In the previous lab, there are serveral stages. We can test the correctness of our program before moving to the next stage. In this lab, we need to finish all modules before we test the correctness. I think it is harder to debug.

### **Solution 2**

Use gtkwave to debug and carefully trace each signal.

## **Development Environment**

My OS is "Linux Mint 20.2 Cinnamon". The compiler is <a href="iverilog">iverilog</a> version 10.3. I use VSCode to write this homework.