# CALab3Report

PB19051183 吴承泽

## 实现NMRU策略

1. 在/src/mem/cache/replacement\_policies/中将复制—份lru\_rp.cc与lru\_rp.hh,命名为nmru\_rp.cc与nmru\_rp.hh,修改nmru\_rp如下:

```
ReplaceableEntry*

MPUU:getVictim(const ReplacementCandidates6 candidates) const

{

// There must be at least one replacement candidate

// There must be at least one replacement candidate

// Wisit all candidates to find victim

ReplaceableEntry* victim = candidates[];

// Visit all candidates to find victim

ReplaceableEntry* victim = candidates[];

// Visit all candidates to find victim

ReplaceableEntry* victim = candidates[];

// Visit all candidates to find victim

ReplaceableEntry* ram_victim = candidates[];

// Visit all candidates to find victim

ReplaceableEntry* ram_victim = candidates[];

// Visit all candidates to find victim

// Stop searching entry if a cache line the doesn't warm up is found.

// Visit me candidate;

// Stop searching entry if a cache line the doesn't warm up is found.

// Visit me candidate;

// Stop searching entry if a cache line the doesn't warm up is found.

// Visit me candidate;

// Stop searching entry if a cache line the doesn't warm up is found.

// Visit me candidate;

// Stop searching entry if a cache line the doesn't warm up is found.

// Visit me candidate;

// Stop searching entry if a cache line the doesn't warm up is found.

// Visit me candidate;

// Stop searching entry if a cache line the doesn't warm up is found.

// Visit me candidate;

// Stop searching entry if a cache line the doesn't warm up is found.

// Visit me candidate;

// Stop searching entry if a cache line the doesn't warm up is found.

// Visit me candidate;

// Stop searching entry if a cache line the doesn't warm up is found.

// Visit all candidates to find visit me candidates (candidate ->replacementData) ->lastTouchTick >std::static_pointer_cast
// Visit all candidates to find visit me candidates (candidate ->replacementData) ->lastTouchTick >std::static_pointer_cast
// Visit all candidates to find visit me candidates (candidate ->replacementData ->replacementData ->replacementData ->replacementData ->replacementData ->replacementData ->replacementData ->replacementData ->re
```

2. 修改 /src/mem/cache/replacement\_policies/ReplacementPolicies.py , 添加如下代码:

```
class NMRURP(BaseReplacementPolicy):
    type = 'NMRURP'
    cxx_class = 'gem5::replacement_policy::NMRU'
    cxx_header = "mem/cache/replacement_policies/nmru_rp.hh"
```

3. 修改 /src/mem/cache/replacement\_policies/SConscript,添加如下代码:

4. 在 configs/common/ObjectList.py 添加如下语句:

在 configs/common/Options.py 的 AddNoISAOption 类中添加:

在 configs/common/CacheConfig.py 修改 dcache 与 system.12:

```
if options.l2cache:
    # same clock as the CPUs
   system.l2 = l2_cache_class(clk_domain=system.cpu_clk_domain,
                       size=options.l2_size,
                       assoc=options.l2_assoc,
                       replacement policy=ObjectList.repl list.get(options.l2 repl)())
    system.tol2bus = L2XBar(clk_domain = system.cpu_clk_domain)
    system.l2.cpu_side = system.tol2bus.mem_side_ports
   system.l2.mem_side = system.membus.cpu_side_ports
if options.memchecker:
   system.memchecker = MemChecker()
for i in range(options.num cpus):
   if options.caches:
        icache = icache_class(**_get_cache_opts('lli', options))
       dcache = dcache class(size=options.lld size,
                 assoc=options.lld assoc,
                  replacement_policy=ObjectList.repl_list.get(options.lld_repl)())
```

编译gem5:

```
mospic@ubuntu: ~/ComputerArchitecture/calab-gem5/lab1/...
                                                          Q
cons: done reading SConscript files.
cons: Building targets ...
[VER TAGS] -> X86/sim/tags.cc
      CXX] X86/mem/ruby/protocol/DMA_Controller.cc -> .o
      CXX] X86/mem/ruby/protocol/DMA_Wakeup.cc -> .o
      CXX] X86/mem/ruby/protocol/Directory_Controller.cc -> .o
      CXX] X86/mem/ruby/protocol/Directory_Wakeup.cc -> .o
      CXX] X86/mem/ruby/protocol/L1Cache_Controller.cc -> .o
      CXX] X86/mem/ruby/protocol/L1Cache_Wakeup.cc -> .o
      CXX] X86/mem/ruby/protocol/L2Cache_Controller.cc -> .o
      CXX] X86/mem/ruby/protocol/L2Cache Wakeup.cc -> .o
      CXX] X86/base/date.cc -> .o
     LINK] -> X86/gem5.opt
cons: done building targets.
** Summary of Warnings ***
arning: Header file <png.h> not found.
        This host has no libpng library.
        Disabling support for PNG framebuffers.
rning: Couldn't find HDF5 C++ libraries. Disabling HDF5 support.
ospic@ubuntu:~/ComputerArchitecture/calab-gem5/lab1/gem5-stable$
```

## 设计基于乱序 O3CPU 处理器的 cache

1,

```
parser.add_argument[]"--caches", action="store true"]

parser.add_argument("--l2cache", action="store true")

parser.add_argument("--num-dirs", type=int, default=1)

parser.add_argument("--num-l2caches", type=int, default=1)

parser.add_argument("--num-l3caches", type=int, default=1)

parser.add_argument("--l1d_size", type=str, default="16kB")

parser.add_argument("--l1i_size", type=str, default="16kB")

parser.add_argument("--l2_size", type=str, default="2MB")

parser.add_argument("--l3_size", type=str, default="16MB")
```

运行命令如下(以模拟 mm ,使用 NMRURP 的替换策略,设置 assoc 为2为例):

```
build/x86/gem5.opt configs/example/se.py --cmd=lab2-benchmark/cs251a-microbench-master/mm --cpu-type=Derivo3CPU --cpu-clock='1GHz' --IssueWidth=8 --caches --l1d_repl='LIPRP' --assoc=2
```

基于不同的相联度与不同的替换策略:可以得到一共四类替换策略Random、NMRU、LRU、LIP与assoc=2\4\8\16一共十六项实验结果,分析如下:

不同替换策略,相联度不同得到的实验结果如下所示(dcache='16kB'):

#### simTicks:

| strategy\assoc | 2        | 4        | 8        | 16       |
|----------------|----------|----------|----------|----------|
| LIP            | 64306000 | 62984000 | 62639000 | 62137000 |
| LRU            | 63965000 | 63628000 | 62639000 | 62271000 |
| NMRU           | 63965000 | 63528000 | 63010000 | 62686000 |
| Random         | 64100000 | 63754000 | 63069000 | 62695000 |

#### dcache.overallMissRate::cpu.data:

| strategy\assoc | 2        | 4        | 8        | 16       |
|----------------|----------|----------|----------|----------|
| LIP            | 0.102776 | 0.096504 | 0.094335 | 0.094871 |
| LRU            | 0.102359 | 0.097390 | 0.092527 | 0.092402 |
| NMRU           | 0.102359 | 0.100569 | 0.099700 | 0.097742 |
| Random         | 0.107000 | 0.102649 | 0.097569 | 0.099087 |

### dcache.replacements:

| strategy\assoc | 2   | 4   | 8   | 16  |
|----------------|-----|-----|-----|-----|
| LIP            | 287 | 242 | 223 | 224 |
| LRU            | 289 | 244 | 223 | 215 |
| NMRU           | 289 | 265 | 261 | 248 |
| Random         | 312 | 277 | 248 | 250 |

## 在同一种替换策略下,不同的相联度中,失效率大致满足:

 $MissRate_{assoc=2} > MissRate_{assoc=4} > MissRate_{assoc=16} \approx MissRate_{assoc=8}$ 

## 替换块数大致满足:

 $Replacements_{assoc=2} > Replacements_{assoc=4} > Replacements_{assoc=16} \approx Replacements_{assoc=8}$ 

由lab2的分析,程序mm.c的memory locality比较强,因此在 assoc 增加时,不同块放在不同组的概率变大,MissRate应减少。

而当 assoc 增加至16时,由于memory regularity较强且每组的缓存个数较少,部分数据倾向于放入同一组导致的Replacements易增加,同时导致MissRate中组数增加对MissRate的影响与频繁映射至同一组对MissRate的影响持平,MissRate依据不同的替换策略在 assoc=8 与 assoc=16 有着不同的规律。

Replacements与Cache查询次数和失效率的乘积正相关,而对于同一个程序,其他参数相同的情况下Cache的查询次数大致相同,因此对于失效率的分析在Replacements处同样适用。

### 在**不同的替换策略下,相同相联度**,失效率大致满足(assoc=2/4 较小时):

 $MissRate_{LIP} pprox MissRate_{LRU} < MissRate_{NMRU} < MissRate_{Random}$ 

替换块数大致满足:

- LIP策略是结合了LRU和MRU算法,将部分行替换入MRU端,驻留时间在cache的时间比传统的LRU更长,对于特定循环序列工作集相较LRU有着较好的优化,对mm.c 程序中大量的 for 循环有着较好的优化;
- LRU策略是最近最少使用算法,对于对于连续缓存的工作场景下容易表现一般,因为部分块的使用时间间隔略久,LRU替换策略可能会将即将要使用的块替换出去(即局部性较强),但在相联度较高时能有效避免一部分的块替换,当然LRU算法上的开销也会增加;
- NMRU策略是最近未使用块中随机选择一个,根据memory locality经验结论,曾经访问过的块在现在更易被访问,因此相较于LRU策略有更大的随机性,因此更容易产生Cache Miss,从而导致性能下降;
- Random策略完全随机的抽取Cache,有概率抽取到最近使用或最常使用的块,其CacheMiss率为最高的,性能也为最差的。

性能最佳的配置如下: --11d\_repl='LIP' --assoc=16, 其simTicks在16组实验中最小。

性能提升的原因:理论上 assoc 越大,相联度越大,MissRate越小,因此访存内存的开销占比越小,而测试中使用的**LIP**策略在 Replacements和MissRate表现均优异。

#### 2,

#### 考虑实际情况: O3CPU 2.2GHz, issuewidth=8:

|             | Random | NMRU  | LIP   |
|-------------|--------|-------|-------|
| Max assoc   | 16     | 8     | 8     |
| Lookup time | 100ps  | 500ps | 555ps |

模拟命令如下 (使用O3CPU cpu\_clock为2.2GHz 以LIP为例 assoc=8):

build/x86/gem5.opt configs/example/se.py --cmd=lab2-benchmark/cs251a-microbench-master/mm --cpu-type=03CPU --cpu-clock='2.2GHz' --IssueWidth=8 --caches --l1d\_repl='LIPRP' --assoc=8

最优的替换策略为: lookup time=555ps; Max assoc=8 replacements\_policy=LIP

因为不同的策略下,性能开销的主要差异在执行程序对dcache的查找时间与对内存的访存时间,因此欲得到其中最优的替换策略,即比较上述二者的开销即可:

• 首先比较NMRU和Random,该配置的Random与该配置的NMRU的实验结果如下所示:  $OverallMissLatency(Random) - OverallMissLatency(NMRU) = 58994655 - 57678610 \approx 1*10^6 ps,$ 

而

 $(Lookuptime(NMRU)*dcache.overallaccess(NMRU)-Lookuptime(Random)*dcache.overallaccess(Random)) \approx 3.6*10$ NMRU的时间开销之和大于Random时间开销之和,因此Random性能好于NMRU。

• 其次比较LIP与Random,该配置的Random与该配置的LIP的实验结果如下所示:

 $OverallMissLatency(Random) - OverallMissLatency(LIP) = 58994655 - 53931650 \approx 5 * 10^6 ps$ 

而

 $(Lookuptime(LIP)*dcache.overallaccess(LIP)-Lookuptime(Random)*dcache.overallaccess(Random)) pprox 4*10^6 ps$  Random的时间开销之和大于LIP时间开销之和,因此LIP性能好于Random。

综上所述: LIP替换策略更优。