# ITI CMOS Analog IC Design 2024 Lab 05 Simple vs Wide Swing (Low Compliance) Cascode Current Mirror

# Part 1: Exploring Sizing Tradeoffs Using SA

1. We want to design a simple current mirror with the following specs

| Parameter                                  |            |
|--------------------------------------------|------------|
| Current direction (source/sink)            | Sink       |
| Input Current                              | 10 μΑ      |
| Output Current                             | 20 μΑ      |
| % Change in Current for $\Delta Vout = 1V$ | < 10%      |
| Percent mismatch: $\sigma(lout)/lout$      | <b>≤2%</b> |
| Compliance voltage                         | ≤150 mV    |
| Area                                       | minimize   |

- 2. Sinking current means NMOS
- 3. The % Change in current translates to a spec on the  $\lambda = 1/VA$  of the device. So we need  $\lambda < .1$
- 4. The current mirror design trade-offs









- 5. To get minimize area we will choose Percent mismatch=2 so we choose L=902.5 nm ,w=8.965  $\mu$ m and  $\lambda$ =42.58m
- 6. If we can do in another spice tools, I think it will be very difficult as spice tools we can change property like length, width, Vds, Vgs or Id not property like gm/id or Percent mismatch
- 7. The above results mean that the highest V\* is desirable from the perspective of mismatch, area, and  $\lambda$ . Thus, V\* will be limited by the required compliance voltage. So we choose  $V*=150 \ mV$
- 8. **Report** the above plot with a cursor added at the required V\*









- So L=902.5 nm, W=8.965  $\mu$ m, Area=8.09 pm<sup>2</sup>,  $\lambda$ =42.58mS/A
- 9. As we choose  $\lambda = 42.58$ mS/A

The resultant point 'sqrt(1.5)\*3.5\*1E-3/sqrt(W\*L\*1E12)\*gm/ID\*100 = 1.992'
The resultant point 'sqrt(1.5)\*3.5\*1E-3/sqrt(W\*L\*1E12)\*gm/ID\*100 = 1.992'
The resultant point 'sqrt(1.5)\*3.5\*1E-3/sqrt(W\*L\*1E12)\*gm/ID\*100 = 1.992'

- We confirm that the Percent mismatch is less than 2% and we meet the spics
- 10.From the figure we see that w=8.96 um and L=900 nm and Percent mismatch =1.992



## **Part 2: Current Mirror Simulation**

## 1. OP (Operating Point) Analysis

1. Schematic



- As V\*=150 mV so Vds6=200mV So Rb=200mV/20 $\mu A$ =20k $\Omega$
- 2. Perform DC sweep (not parametric sweep) for RB



- So to achieve 50mV saturation margin requirement. Then we need

- $Rb = 26.8 K\Omega$ .
- The value we need is bigger than analytical because Vgs2= Vgs3+VRb we choose that VRb in analytical to achieve 200mV on Vds3 the problem is Vgs3 is not enough to turn on M2 as M2 need more than it as it has suffered from body effect, so we increase Rb to solve this effect.
- 3. Simulate the OP point



- For all transistor V\*≈150 mV are less than Vds for all transistor so the region of them are the saturation region.
- 4. As we see Vds>Vstar for all transistor so all of them are work in saturation

### 2. DC Sweep (Iout vs VOUT)

1. Perform DC sweep (not parametric sweep) using VOUT = 0:10m:VDD. Report *Iout* vs VOUT for the two CMs overlaid in the same plot.



- we see that wide swing CM don't affect by Vds as simple CM but it reach the value after the simple.
- For the simple current mirror compliance voltage around 140mV for wide swing current mirror around 250 mV
- So we notice wide swing current mirror has a higher compliance voltage

• For simple CM(CM = Current Mirror)



• For wide swing current mirror



- For a simple current mirror, it has one value equal =20  $\mu$ A because it has low Rout so the current changes a little with Vds
- 2. From ngspice terminal we calculate Id @ .5V and Id @1.5V and

$$\lambda = \frac{\Delta ID}{\Delta V ds} = 41.5 \text{ mS/A}$$
 and it meet the spics we choose

#### 3. Percent of error in *lout* vs VOUT for the two CMs



- The red line for simple CM and the green for wide swing CM
- We see that the simple CM has variable precent of error and increase as vds of the transistor increase. For wide swing CM has approximately constant precent of error as vds exceed compliance voltage for each of CMs
- This effect because of the transistor has Rout and has a finite value and not infinite for ideal transistor wide swing has less variation with Vds because has high Rout than Simple CM
- 4. Rout vs VOUT for the two CMs (VOUT  $\approx V*to VDD$ )



- Rout for two CMs at Vout=VDD/2

```
Rout at Vds=.9V
for Simple CM: Rout=1.21079E+06
for wide swing CM: Rout=1.10147E+08
```

- The rout for wide swing are around 100 times bigger than simple CM
- The value of Rout Change with Vout as V<sub>A</sub> change with the change of Vds on the transistor
- 5. Analytical solution
- Rout for simple CM: Rout= $1/gds4 = 1.24 M\Omega$
- Rout for Wide swing CM: Rout=Ro6(1+(gm6+gmb6)\*Ro5) = 104.6 M $\Omega$

|                    | analytical | simulation |
|--------------------|------------|------------|
| Simple CM (MΩ)     | 1.24       | 1.21       |
| Wide swing CM (MΩ) | 104.6      | 110.1      |

#### 3. Mismatch

1. Perform DC sweep for VMIS1 and VMIS2 from 0 to sqrt(1.5)\*3.5m/sqrt(W\*L\*1e12) set VMIS3 = 0. This models the standard deviation of the mismatch in *VTH* for the current mirror devices. Find the percent change in *Iout*.

percent change in *Iout*.

• For simple CM

if

= -1.977247e-05

= -1.937566e-05

mis = -1.98405e-02



• For Wide swing CM

if = -2.066931e-05 is = -2.027109e-05 mis = -1.99110e-02



- 2. Analytically calculate the percent change in *Iout*
- For simple CM:  $gm3 = \frac{\Delta Iout}{\Delta vin} so \frac{\Delta Iout}{Iout} = \frac{-3.91*10^{\circ}-7}{20*10^{\circ}-6} = -.01955$
- For wide swing CM:  $\frac{gm6*vin}{lout} = \frac{\Delta lout}{lout} = \frac{-2.9*10^{-7}}{20*10^{-6}} = -.0195$

|               | Analytical | Simulation |
|---------------|------------|------------|
| Simple CM     | 01955      | 0198       |
| Wide swing CM | 0195       | 0199       |

- We can see that mismatch is less than 2% and this meet the specs in each circuit.
- For simple and wide swing CM they change similarly with the same change of Vth as they approximately have the same Gm=-gm and same gm

3. Set VMIS1 = VMIS2 = 0 and perform DC sweep for VMIS3 from 0 to sqrt(1.5)\*3.5m/sqrt(W\*L\*1e12). This models the standard deviation of the mismatch in *VTH* for the cascode devices. Find the percent change in *Iout* 



4. Analytically calculate the percent change in *Iout* and compare it to the simulation result.  $Gm = \frac{-gm5}{1+(gm5+gmb5)Ro6} = -2.93 \,\mu\text{s}$ , so  $\frac{\Delta Iout}{Iout} = \frac{-4.397*10^{-9}}{20*10^{-6}} = -2.2*10^{-4}$ 

|                                   | Analytical | Simulation |
|-----------------------------------|------------|------------|
| Wide swing CM (10 <sup>-6</sup> ) | -220       | -258       |

- 5. The pronounced change is in the VMIS1&VMIS2 at the mirror device, because the mirror device is changing in the vgs directly so it affects the Iout by large amount but in case of VMIS3 the change in current is very small because it changes the Vgs of the degenerated Common Source has Ro6 as Rs so it has low Gm and less effect on the current but Gm for M6 and M4 is larger as it is common source and don't have a degenerated resistance at source
- 6. The better design decisions is setting the same W and L for simple CM and wide swing CM to make sure that the devices is matched and having the expected current from the ratio.