<u>Lab 4</u>

Part 1

## NMOS:









## PMOS:









# L choice







ID= 99.72 uA

Vgs = 670.7 mV

#### 3- Lookup\_Test modifications:

```
itor - C:\Users\DELL\Desktop\Siemens AMS 2025\lab4\lookup_test.m
   % Find L that give gm/gds > given value
   L vector = nch.L; % Get the L vector from LUT structure
   Get the gm/gds values vector corresponding to the L_vector
   gm_gds_vector = look_up(nch, 'GM_GDS', 'GM_ID', Ml.gm_ID, 'VDS', Ml.VDS, 'L', L_vector);
   % Get the minimum L that gives gm/gds > the given value
   % add line to get the minimum L for M1 that gives gm/gds >= M1.gm_gds
   valid_indices = find(gm_gds_vector >= M1.gm_gds);
   M1.L = L_vector(valid_indices(1));
   % Get the current by computing the ID/W and then multiply it by W
   M1.ID_W = look_up(nch, 'ID_W', 'GM_ID', M1.gm_ID, 'VDS', M1.VDS, 'L', M1.L);
   % add line to get the current of Ml
   \texttt{M1.ID} = \texttt{M1.ID}_{W} * \texttt{M1.W};
   % Get the VGS value
   % add line to get the VGS value of M1
   vgs_vec = nch.VGS;
   gm_id_vec = look_up(nch, 'GM_ID', 'VGS', vgs_vec, ...
                        'VDS', M1.VDS, 'L', M1.L);
   [~, idx] = min(abs(gm_id_vec - Ml.gm_ID));
   M1.VGS = vgs_vec(idx);
   % Print the solution
   fprintf('Minimum L = %.2g \mum\n', M1.L);
   fprintf('VGS = %.2f\n',Ml.VGS);
   fprintf('ID = %.2d\n',Ml.ID);
nand Window
```

```
>> lookup_test
Minimum L = 0.26 µm
VGS = 0.68
ID = 9.52e-05
fx >>
```

| Parameter | Matlab  | ADT      |
|-----------|---------|----------|
| L min     | 0.26 um | 0.25 um  |
| VGS       | 0.68 V  | 0.6707 V |
| Id        | 95.2 uA | 99.72 uA |

### Input pair design

Step 1 in Put Pair Lesign

GBW = 
$$\frac{9m}{2\pi cl}$$
 ;  $\frac{9m}{10} = 15$ 
 $\frac{9m}{2\pi cl}$  ;  $\frac{9m}{10} = 15$ 
 $\frac{3m}{2} = \frac{3}{2} \times \frac{Av}{9m} = 238,85 \text{ k.52}$ 
 $\frac{9ds}{10} = \frac{1}{10} = 4,18 \text{ t.5}$ 

We want  $\frac{9m}{9ds} > \frac{3}{2} \times 50 > \frac{45}{2}$ 
 $\frac{9ds}{10} = \frac{10}{10} = 4,\frac{4}{10}$ 
 $\frac{10}{10} = 4,\frac{4}{10}$ 





## Load design:

SteP2 (current Histor Lood)

Ide=Id, 
$$\frac{gm}{ID} = 10$$

Im  $\frac{gm}{ID} = 10$ 

If  $\frac{gm}{ID} = 100$ 

If  $\frac{gm}{ID} =$ 





## Tail design:

| 17 Rajab 1445 H   | ا عادون انشاش بناير 2024             |
|-------------------|--------------------------------------|
| 7 am Stel 3       | Ha 1820 447                          |
| 30                |                                      |
| +tail design      |                                      |
| 30 100 100 31)    | 1                                    |
| · 000 · · · · 0 0 |                                      |
| 30 assume 9,      | m = 10 1 1 v                         |
| 30                | $\frac{m}{d} = 10, l = 1  \text{Cm}$ |
| 11                |                                      |
| 30 T              |                                      |
| 12 - tail = 2 Id  | = 4,188 X10-5 A                      |
| 30.               | 7.00                                 |
| 30 from Char +    |                                      |
| 2                 |                                      |
| 30 T 1            |                                      |
| 10                | : 4,86                               |
| 30                | .,                                   |
| . /-              | 9 Mm                                 |
| 30 W = .          | ) im                                 |
| 30                |                                      |
| 6                 |                                      |



# gm/ID = 15 for the input pair and gm/ID = 10 for the load and the tail bias (why is this reasonable?)

high gm/Id for the input pair to achieve High gm efficiency, better gain-bandwidth, low power and relatively low gm/Id for load and tail for Smaller area, adequate gm and low channel length modulation, good for current sources

# ro of the load is two times ro of the input pair (why is this reasonable?).

PMOS devices have lower mobility, so for the same current, they tend to have wider W, and a longer L. They also tend to have lower  $\lambda$ , so ro is higher.

## L= 1um for the tail bias (why is this reasonable?).

High L choice Improves ro and current source quality, helps robustness and matching

#### **DesignOTA.m**

```
C designOTA.m
    function OTA = designOTA(specs)
     % OTA Synthesis Function
     % Inputs: specs.GBW, specs.CL, specs.AVDC
     % Output: OTA structure with sizing and bias info
     % Supply voltage
     VDD = 1.8;
     % Load lookup tables
     load 180nch.mat;
     load 180pch.mat;
     % === Input Pair M1 ===
     OTA.M1.gm = specs.GBW * specs.CL * 2 * pi;
     % Estimate output resistance from DC gain
17 DC_Gain_mag = 10^(specs.AVDC / 20); % Convert from dB to magnitude
     Rout = DC_Gain_mag / OTA.M1.gm;
                                         % Total output resistance of OTA
     % Assume ro(load) = 5 * ro(input), so:
     % Rout = (ro_M1 * ro_M3) / (ro_M1 + ro_M3) \approx ro_M1 * ro_M3 / ro_M3 = ro_M1 / 6
     % => ro M1 = 6 * Rout / 5
     OTA.M1.ro = (3 / 2) * Rout;
     OTA.M1.gds = 1 / OTA.M1.ro;
     OTA.M1.VDS = VDD / 3; % Assume 1/3rd VDD
     OTA.M1.gm_gds = OTA.M1.gm / OTA.M1.gds;
     OTA.M1.gm_ID = 15; % Assumed gm/ID
     % Get drain current from gm and gm/ID
     OTA.M1.ID = OTA.M1.gm / OTA.M1.gm_ID;
```

```
% Search for the minimum L that gives gm/gds >= target
L_vector = nch.L;
gm_gds_vector = look_up(nch, 'GM_GDS', 'GM_ID', OTA.M1.gm_ID, ...
                        'VDS', OTA.M1.VDS, 'L', L_vector);
OTA.M1.L = min(L_vector(gm_gds_vector >= OTA.M1.gm_gds));
% Get ID/W for final W sizing
OTA.M1.ID_W = look_up(nch, 'ID_W', 'GM_ID', OTA.M1.gm_ID, ...
                      'VDS', OTA.M1.VDS, 'L', OTA.M1.L);
OTA.M1.W = OTA.M1.ID / OTA.M1.ID W;
% === CM Load M3 ===
OTA.M3.ID = OTA.M1.ID;
OTA.M3.VDS = VDD / 3;
OTA.M3.gm_ID = 10; % Assumption
OTA.M3.gm = OTA.M3.gm ID * OTA.M3.ID;
% Use ro = 2 * ro M1
OTA.M3.ro = 2 * OTA.M1.ro;
OTA.M3.gds = 1 / OTA.M3.ro;
OTA.M3.gm gds = OTA.M3.gm / OTA.M3.gds;
gm_gds_vector = look_up(pch, 'GM_GDS', 'GM_ID', OTA.M3.gm_ID, ...
                        'VDS', OTA.M3.VDS, 'L', L vector);
OTA.M3.L = min(L_vector(gm_gds_vector > OTA.M3.gm_gds));
% Final sizing of M3
OTA.M3.ID_W = look_up(pch, 'ID_W', 'GM_ID', OTA.M3.gm_ID, ...
                      'VDS', OTA.M3.VDS, 'L', OTA.M3.L);
OTA.M3.W = OTA.M3.ID / OTA.M3.ID_W;
```

```
% === Tail Transistor M5 ===
OTA.M5.L = 1; % Assumption
OTA.M5.ID = 2 * OTA.M1.ID; % Sinks current from both M1 and M2
OTA.M5.VDS = VDD / 3;
OTA.M5.gm_ID = 10;
OTA.M5.ID_W = look_up(nch, 'ID_W', 'GM_ID', OTA.M5.gm_ID, ...
                      'VDS', OTA.M5.VDS, 'L', OTA.M5.L);
OTA.M5.W = OTA.M5.ID / OTA.M5.ID_W;
% === Common-mode Input Bias ===
% Get VGS from gm/ID
%OTA.M1.VGS = look_up(nch, 'VGS', 'GM_ID', OTA.M1.gm_ID, ...
%
                      'VDS', OTA.M1.VDS, 'L', OTA.M1.L);
vgs vec = nch.VGS;
gm_id_vec = look_up(nch, 'GM_ID', 'VGS', vgs_vec, ...
                    'VDS', OTA.M1.VDS, 'L',OTA.M1.L);
[~, idx] = min(abs(gm_id_vec -OTA.M1.gm_ID));
M1.VGS = vgs_vec(idx);
OTA.M1.VG = M1.VGS + OTA.M5.VDS; % DC common-mode input voltage
end
```

#### DesignOTATest.m

```
C designOTA_test.m
     % === SPECS ===
     AVDC = 34;
                          % DC gain in dB
     GBW = 100e6;
                           % Gain-bandwidth product in Hz
     CL = 500e-15;
                          % Load capacitance in Farads
     % Create specs structure
     % Call the OTA synthesis function
     OTA = designOTA(specs);
     % === Print the results ===
     fprintf('**** OTA Design ****\n\n');
     fprintf('Input Differential Pair (M1):\n');
                  L = %.2f um\n', OTA.M1.L);
     fprintf('
     fprintf('
                  W = %.2f um n', OTA.M1.W);
     fprintf('
                  Bias Current = %.2f uA\n', OTA.M1.ID * 1e6);
     fprintf('
                  ViCM = %.4f V\n\n', OTA.M1.VG);
     fprintf('Current Mirror Load (M3):\n');
     fprintf(' L = %.2f um\n', OTA.M3.L);
fprintf(' W = %.2f um\n', OTA.M3.W);
                  W = %.2f um\n', OTA.M3.W);
                  Bias Current = %.2f uA\n', OTA.M3.ID * 1e6);
     fprintf('
     fprintf('Tail Current Source (M5):\n');
     fprintf('
                 L = %.2f um\n', OTA.M5.L);
      fprintf('
                  W = %.2f um\n', OTA.M5.W);
     fprintf('
                  Tail Bias Current = %.2f uA\n', OTA.M5.ID * 1e6);
```

#### Matlab results:

```
resources for <u>octaing started</u>.
  **** OTA Design ****
  Input Differential Pair (M1):
       L = 0.34 \text{ um}
       W = 3.73 \text{ um}
       Bias Current = 20.94 uA
       ViCM = 1.1750 V
  Current Mirror Load (M3):
       L = 0.70 \text{ um}
       W = 12.09 \text{ um}
       Bias Current = 20.94 uA
  Tail Current Source (M5):
       L = 1.00 um
       W = 9.06 um
       Tail Bias Current = 41.89 uA
f_{\frac{x}{x}} >>
```



| ADT              | MATLAB           |
|------------------|------------------|
| L1= 0.4 um       | L1= 0.34 um      |
| W1= 4.3 um       | W1= 3.73 um      |
| L2 = 0.8 um      | L2 = 0.7 um      |
| W2 = 13 um       | W2 = 12.09 um    |
| W3 = 9 um        | W3 = 9.06 um     |
| I bias = 41.8 uA | I bias = 41.8 uA |
| VGS = 0.58 V     | VGS =0.58 V      |

<u>7-</u>

#### Netlist

```
** Circuit Description **
* power supply
VDD 7 0 DC 1.8
* input
* Add lines here to add the input (voltage) sources
vin1 3 0 DC 1.2 AC 0.5
vin2 4 0 DC 1.2 AC -0.5
* circuit
* 5T OTA
M1 6 4 2 0 nch L=0.4u W=4.2u
M2 5 3 2 0 nch L=0.4u W=4.2u
M3 6 5 7 7 pch L=0.7u W=12u
M4 5 5 7 7 pch L=0.7u W=12u
M5 2 1 0 0 nch L=1u W=9u
CL 6 0 500f
* Current Mirror
M6 1 1 0 0 nch L=1u W=9u
Iref 7 1 41.8u
** Analysis Requests **
.op
 .ac dec 10 1 10e9
** Outputs Requests **
*.PROBE
 .MEAS AC dc_gain FIND mag(V(6)) AT=1
 .MEAS AC gbw WHEN mag(V(6))=1
 .END
```



```
dc_gain: mag(V(6))=(34.5071740082dB,0°) at 1 gbw: mag(V(6))=1 AT 92099007.6439
```

| Specs          | LTSpice          |
|----------------|------------------|
| DC Gain = 34dB | DC Gain = 34.5dB |
| GBW = 1MHz     | GBW = 9.2MHz     |

The simulator output of our design is nearly acheiving specs but not so accurate as we are ignoring the effect of VDS, self loading and body effect that can make the design more realistic.

#### Part 2:

#### To add self loading effect:

CDD = CGD + CDB





To get CDB and CGD we assume from part 1 that for the load PMOS

VGS=  $0.58 \, \text{V}$  , L =  $0.7 \, \text{um}$  , W =  $12.1 \, \text{um}$  , VDS= $0.6 \, \text{V}$  , GM/ID =  $10 \, \text{U}$ 

We get CGD= 7.5 Ff, CDB = 12.9 fF

So CDD = = 7.5 + 12.9 = 20.4 fF

We add CDD to CL and do the analysis again.

## Input pair design:





### Load design:







#### Tail current mirror design:





| ADT part 1       | ADT part 2       |
|------------------|------------------|
| L1= 0.4 um       | L1= 0.34 um      |
| W1= 4.3 um       | W1= 3.89 um      |
| L2 = 0.8 um      | L2 = 0.77 um     |
| W2 = 13 um       | W2 = 13 um       |
| W3 = 9 um        | W3 = 9.3 um      |
| I bias = 41.8 uA | I bias = 43.5 uA |
| VGS = 0.58 V     | VGS =0.58 V      |

#### Matlab function:

```
Cdd_M3 = look_up(pch, 'CDD', 'VGS', 0.58, 'VDS', 0.6, 'L', 0.8);
Cdd_M1 = look_up(nch, 'CDD', 'VGS', 0.58, 'VDS', 0.6, 'L', 0.4);
Cdd_total = Cdd_M3+Cdd_M1; % One PMOS contributes to output node
CL_total = specs.CL + Cdd_total;
OTA.CL_total = CL_total;
% === Input Pair M1 ===
OTA.M1.gm = specs.GBW * CL_total * 2 * pi;

DC_Gain_mag = 10^(specs.AVDC / 20);
Rout = DC_Gain_mag / OTA.M1.gm;

OTA.M1.ro = (3 / 2) * Rout;
OTA.M1.gds = 1 / OTA.M1.ro;
OTA.M1.vDS = VDD / 3;
OTA.M1.gm_gds = OTA.M1.gm / OTA.M1.gds;
OTA.M1.gm_gds = OTA.M1.gm / OTA.M1.gds;
OTA.M1.gm_ID = 15;

OTA.M1.ID = OTA.M1.gm / OTA.M1.gm_ID;
```

```
DC_Gain_mag = 10^(specs.AVDC / 20);
     Rout = DC_Gain_mag / OTA.M1.gm;
46
    OTA.M1.ro = (3 / 2) * Rout;
     OTA.M1.gds = 1 / OTA.M1.ro;
48
     OTA.M1.VDS = VDD / 3;
49
     OTA.M1.gm_gds = OTA.M1.gm / OTA.M1.gds;
50
     OTA.M1.gm_ID = 15;
51
52
     OTA.M1.ID = OTA.M1.gm / OTA.M1.gm ID;
53
     % Find minimum L meeting gm/gds
     gm_gds_vector = look_up(nch, 'GM_GDS', 'GM_ID', OTA.M1.gm_ID, ...
                             'VDS', OTA.M1.VDS, 'L', L_vector);
57
     OTA.M1.L = min(L_vector(gm_gds_vector >= OTA.M1.gm_gds));
58
     OTA.M1.ID_W = look_up(nch, 'ID_W', 'GM_ID', OTA.M1.gm_ID, ...
                           'VDS', OTA.M1.VDS, 'L', OTA.M1.L);
60
    OTA.M1.W = OTA.M1.ID / OTA.M1.ID_W;
61
     % === M3 Load (PMOS diode-connected) ===
    OTA.M3.ID = OTA.M1.ID;
    OTA.M3.VDS = VDS M3;
65
    OTA.M3.gm_ID = gm_ID_M3;
     OTA.M3.gm = OTA.M3.gm_ID * OTA.M3.ID;
67
     OTA.M3.ro = 2 * OTA.M1.ro;
     OTA.M3.gds = 1 / OTA.M3.ro;
     OTA.M3.gm_gds = OTA.M3.gm / OTA.M3.gds;
```

```
gm_gds_vector = look_up(pch, 'GM_GDS', 'GM_ID', OTA.M3.gm_ID, ...
                        'VDS', OTA.M3.VDS, 'L', L_vector);
OTA.M3.L = min(L_vector(gm_gds_vector > OTA.M3.gm_gds));
OTA.M3.ID_W = look_up(pch, 'ID_W', 'GM_ID', OTA.M3.gm_ID, ...
                      'VDS', OTA.M3.VDS, 'L', OTA.M3.L);
OTA.M3.W = OTA.M3.ID / OTA.M3.ID W;
% === Tail Transistor M5 ===
OTA.M5.L = 1;
OTA.M5.ID = 2 * OTA.M1.ID;
OTA.M5.VDS = VDD / 3;
OTA.M5.gm_ID = 10;
OTA.M5.ID_W = look_up(nch, 'ID_W', 'GM_ID', OTA.M5.gm_ID, ...
                      'VDS', OTA.M5.VDS, 'L', OTA.M5.L);
OTA.M5.W = OTA.M5.ID / OTA.M5.ID W;
% === VGS and Common-mode bias ===
vgs_vec = nch.VGS;
gm_id_vec = look_up(nch, 'GM_ID', 'VGS', vgs_vec, ...
                    'VDS', OTA.M1.VDS, 'L', OTA.M1.L);
[~, idx] = min(abs(gm_id_vec - OTA.M1.gm_ID));
OTA.M1.VGS = vgs_vec(idx);
OTA.M1.VG = OTA.M1.VGS + OTA.M5.VDS;
```

#### results:

```
**** OTA Design ****
Input Differential Pair (M1):
    L = 0.34 um
    W = 3.88 um
    Bias Current = 21.80 uA
    ViCM = 1.1750 V

Current Mirror Load (M3):
    L = 0.70 um
    W = 12.59 um
    Bias Current = 21.80 uA

Tail Current Source (M5):
    L = 1.00 um
    W = 9.43 um
    Tail Bias Current = 43.60 uA
```

| MATLAB part 2 | MATLAB part 1 |
|---------------|---------------|
| L1= 0.34 um   | L1= 0.34 um   |
| W1= 3.88 um   | W1= 3.73 um   |

| L2 = 0.7 um      | L2 = 0.7 um      |
|------------------|------------------|
| W2 = 12.59 um    | W2 = 12.09 um    |
| W3 = 9.43 um     | W3 = 9.06 um     |
| I bias = 43.6 uA | I bias = 41.8 uA |
| VGS = 0.58 V     | VGS =0.58 V      |

| ADT              | MATLAB           |
|------------------|------------------|
| L1= 0.34 um      | L1= 0.34 um      |
| W1= 3.89 um      | W1= 3.88 um      |
| L2 = 0.77 um     | L2 = 0.7 um      |
| W2 = 13 um       | W2 = 12.59 um    |
| W3 = 9.3 um      | W3 = 9.43 um     |
| I bias = 43.5 uA | I bias = 43.6 uA |
| VGS =0.58 V      | VGS = 0.58 V     |

#### LTSpice:

```
* Add lines here to add the input (voltage) sources
vin1 3 0 DC 1.2 AC 0.5
vin2 4 0 DC 1.2 AC -0.5
* circuit
* 5T OTA
M1 6 4 2 0 nch L=0.34u W=3.9u
M2 5 3 2 0 nch L=0.34u W=3.9u
M3 6 5 7 7 pch L=0.77u W=13u
M4 5 5 7 7 pch L=0.77u W=13u
M5 2 1 0 0 nch L=1u W=9.44u
CL 6 0 500f
* Current Mirror
M6 1 1 0 0 nch L=1u W=9.44u
Iref 7 1 43.65u
** Analysis Requests **
.op
.ac dec 10 1 10e9
```



dc\_gain: mag(V(6))=(34.0972019245dB,0°) at 1 gbw: mag(V(6))=1 AT 96131037.713

| Specs          | LTSpice           |
|----------------|-------------------|
| DC Gain = 34dB | DC Gain = 34.09dB |
| GBW = 1MHz     | GBW = 9.6MHz      |

We can see that the obtained design became more accurate and near to the specs after adding effect of self loading and it could be more accurate if we added effect of body effect and VDS