

#### COMPUTER ORGANIZATION AND DESIGN

The Hardware/Software Interface



# Chapter 2

# Instructions: Language of the Computer

#### Instruction Set

- The repertoire of instructions of a computer
- Different computers have different instruction sets
  - But with many aspects in common
- Early computers had very simple instruction sets
  - Simplified implementation
- Many modern computers also have simple instruction sets



### The RISC-V Instruction Set

- Used as the example throughout the book
- Developed at UC Berkeley as open ISA
- Now managed by the RISC-V Foundation (riscv.org)
- Typical of many modern ISAs
  - See RISC-V Reference Data tear-out card
- Similar ISAs have a large share of embedded core market
  - Applications in consumer electronics, network/storage equipment, cameras, printers, ...

### **Arithmetic Operations**

- Add and subtract, three operands
  - Two sources and one destination
  - add a, b, c // a gets b + c
- All arithmetic operations have this form
- Design Principle 1: Simplicity favors regularity
  - Regularity makes implementation simpler
  - Simplicity enables higher performance at lower cost



### **Arithmetic Example**

C code:

```
f = (g + h) - (i + j);
```

Compiled RISC-V code:

```
add t0, g, h // temp t0 = g + h add t1, i, j // temp t1 = i + j sub f, t0, t1 // f = t0 - t1
```

### Register Operands

- Arithmetic instructions use register operands
- RISC-V has a 32 x 64-bit register file
  - Use for frequently accessed data
  - 64-bit data is called a "doubleword"
    - 32 x 64-bit general purpose registers x0 to x30
  - 32-bit data is called a "word"
- Design Principle 2: Smaller is faster
  - c.f. main memory: millions of locations



# **RISC-V Registers**

- x0: the constant value 0
- x1: return address
- x2: stack pointer
- x3: global pointer
- x4: thread pointer
- x5 x7, x28 x31: temporaries
- x8: frame pointer
- x9, x18 x27: saved registers
- x10 x11: function arguments/results
- x12 x17: function arguments

### Register Operand Example

C code:

$$f = (g + h) - (i + j);$$
  
• f, ..., j in x19, x20, ..., x23

Compiled RISC-V code:

```
add x5, x20, x21
add x6, x22, x23
sub x19, x5, x6
```

### **Memory Operands**

- Main memory used for composite data
  - Arrays, structures, dynamic data
- To apply arithmetic operations
  - Load values from memory into registers
  - Store result from register to memory
- Memory is byte addressed
  - Each address identifies an 8-bit byte
- RISC-V is Little Endian
  - Least-significant byte at least address of a word
  - c.f. Big Endian: most-significant byte at least address
- RISC-V does not require words to be aligned in memory
  - Unlike some other ISAs



#### Array Storage in Memory – 1D Word Sized Array



### **Memory Operand Example**

C code:

```
A[12] = h + A[8];
```

- h in x21, base address of A in x22
- Array A elements are doubleword
- Compiled RISC-V code:
  - Index 8 requires offset of 64
    - 8 bytes per doubleword

```
1d x9, 64(x22)
add x9, x21, x9
sd x9, 96(x22)
```

### Registers vs. Memory

- Registers are faster to access than memory
- Operating on memory data requires loads and stores
  - More instructions to be executed
- Compiler must use registers for variables as much as possible
  - Only spill to memory for less frequently used variables
  - Register optimization is important!



### **Immediate Operands**

 Constant data specified in an instruction addi x22, x22, 4

- Make the common case fast
  - Small constants are common
  - Immediate operand avoids a load instruction

### **Unsigned Binary Integers**

Given an n-bit number

$$x = x_{n-1}2^{n-1} + x_{n-2}2^{n-2} + \dots + x_12^1 + x_02^0$$

- Range: 0 to +2<sup>n</sup> 1
- Example
  - $0000 0000 \dots 0000 1011_2$ = 0 + ... + 1×2<sup>3</sup> + 0×2<sup>2</sup> +1×2<sup>1</sup> +1×2<sup>0</sup>
    = 0 + ... + 8 + 0 + 2 + 1 = 11<sub>10</sub>
- Using 64 bits: 0 to +18,446,774,073,709,551,615

### **2s-Complement Signed Integers**

Given an n-bit number

$$x = -x_{n-1}2^{n-1} + x_{n-2}2^{n-2} + \dots + x_12^1 + x_02^0$$

- Range: -2<sup>n-1</sup> to +2<sup>n-1</sup> 1
- Example
  - 1111 1111 ... 1111  $1100_2$ =  $-1 \times 2^{31} + 1 \times 2^{30} + ... + 1 \times 2^2 + 0 \times 2^1 + 0 \times 2^0$ =  $-2,147,483,648 + 2,147,483,644 = -4_{10}$
- Using 64 bits: −9,223,372,036,854,775,808 to 9,223,372,036,854,775,807

### **2s-Complement Signed Integers**

- Bit 63 is sign bit
  - 1 for negative numbers
  - 0 for non-negative numbers
- $-(-2^{n-1})$  can't be represented
- Non-negative numbers have the same unsigned and 2s-complement representation
- Some specific numbers
  - 0: 0000 0000 ... 0000
  - —1: 1111 1111 ... 1111
  - Most-negative: 1000 0000 ... 0000
  - Most-positive: 0111 1111 ... 1111



# Signed Negation

- Complement and add 1
  - Complement means 1 → 0, 0 → 1

$$x + \overline{x} = 1111...111_2 = -1$$
  
 $\overline{x} + 1 = -x$ 

Example: negate +2

$$- +2 = 0000 \ 0000 \ \dots \ 0010_{two}$$

$$-2 = 1111 \ 1111 \ \dots \ 1101_{two} + 1$$
  
= 1111 \ 1111 \ \dots \ 1110\_{two}

#### Array Storage in Memory – 1D Byte Sized Array

| \$X5 = | \$X5 = &A[] = 100 |          |     | Memory  |
|--------|-------------------|----------|-----|---------|
|        |                   |          |     |         |
|        |                   |          |     |         |
|        |                   | Addr     |     | Content |
|        |                   |          |     |         |
|        |                   | <b>—</b> |     | A[0]    |
|        |                   |          |     | A[1]    |
|        |                   |          |     | A[2]    |
|        |                   |          |     | A[3]    |
|        |                   |          |     | A[4]    |
|        |                   |          |     | A[5]    |
|        |                   |          |     | A[6]    |
|        |                   |          |     | A[7]    |
|        |                   |          | 108 | A[8]    |
|        |                   |          |     |         |
|        |                   |          |     |         |
|        |                   |          |     |         |
|        |                   |          |     |         |
|        |                   |          |     |         |
|        |                   |          |     |         |
|        |                   | \$X5 + i |     | A[i]    |
|        |                   | 100+8    |     | A[8]    |

# Sign Extension

- Representing a number using more bits
  - Preserve the numeric value
- Replicate the sign bit to the left
  - c.f. unsigned values: extend with 0s
- Examples: 8-bit to 16-bit
  - +2: 0000 0010 => 0000 0000 0000 0010
  - -2: 1111 1110 => 1111 1111 1111 1110
- In RISC-V instruction set
  - 1b: sign-extend loaded byte
  - 1bu: zero-extend loaded byte



### Representing Instructions

- Instructions are encoded in binary
  - Called machine code
- RISC-V instructions
  - Encoded as 32-bit instruction words
  - Small number of formats encoding operation code (opcode), register numbers, ...
  - Regularity!



### Hexadecimal

- Base 16
  - Compact representation of bit strings
  - 4 bits per hex digit

| 0 | 0000 | 4 | 0100 | 8 | 1000 | С | 1100 |
|---|------|---|------|---|------|---|------|
| 1 | 0001 | 5 | 0101 | 9 | 1001 | d | 1101 |
| 2 | 0010 | 6 | 0110 | a | 1010 | е | 1110 |
| 3 | 0011 | 7 | 0111 | b | 1011 | f | 1111 |

- Example: eca8 6420
  - 1110 1100 1010 1000 0110 0100 0010 0000

### **RISC-V R-format Instructions**

| funct7 | rs2    | rs1    | funct3 | rd     | opcode |
|--------|--------|--------|--------|--------|--------|
| 7 bits | 5 bits | 5 bits | 3 bits | 5 bits | 7 bits |

#### Instruction fields

- opcode: operation code
- rd: destination register number
- funct3: 3-bit function code (additional opcode)
- rs1: the first source register number
- rs2: the second source register number
- funct7: 7-bit function code (additional opcode)

### **R-format Example**

| funct7 | rs2    | rs1    | funct3 | rd     | opcode |
|--------|--------|--------|--------|--------|--------|
| 7 bits | 5 bits | 5 bits | 3 bits | 5 bits | 7 bits |

add x9, x20, x21



0000 0001 0101 1010 0000 0100 1011  $0011_{two} = 015A04B3_{16}$ 

### **RISC-V I-format Instructions**

| immediate | rs1    | funct3 | rd     | opcode |
|-----------|--------|--------|--------|--------|
| 12 bits   | 5 bits | 3 bits | 5 bits | 7 bits |

- Immediate arithmetic and load instructions
  - rs1: source or base address register number
  - immediate: constant operand, or offset added to base address
    - 2s-complement, sign extended
- Design Principle 3: Good design demands good compromises
  - Different formats complicate decoding, but allow 32-bit instructions uniformly
  - Keep formats as similar as possible

### **RISC-V S-format Instructions**



- Different immediate format for store instructions
  - rs1: base address register number
  - rs2: source operand register number
  - immediate: offset added to base address
    - Split so that rs1 and rs2 fields always in the same place

### **Stored Program Computers**

#### **The BIG Picture**





- Instructions represented in binary, just like data
- Instructions and data stored in memory
- Programs can operate on programs
  - e.g., compilers, linkers, ...
- Binary compatibility allows compiled programs to work on different computers
  - Standardized ISAs

# **Logical Operations**

Instructions for bitwise manipulation

| Operation      | С               | Java | RISC-V    |
|----------------|-----------------|------|-----------|
| Shift left     | <b>&lt;&lt;</b> | <<   | slli      |
| Shift right    | >>              | >>>  | srli      |
| Bit-by-bit AND | &               | &    | and, andi |
| Bit-by-bit OR  |                 |      | or, ori   |
| Bit-by-bit XOR | ^               | ^    | xor, xori |
| Bit-by-bit NOT | ~               | ~    |           |

 Useful for extracting and inserting groups of bits in a word



### **Shift Operations**

| funct6 | immed  | rs1    | funct3 | rd     | opcode |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 6 bits | 5 bits | 3 bits | 5 bits | 7 bits |

- immed: how many positions to shift
- Shift left logical
  - Shift left and fill with 0 bits
  - slli by i bits multiplies by 2i
- Shift right logical
  - Shift right and fill with 0 bits
  - srli by i bits divides by 2i (unsigned only)

### **AND Operations**

- Useful to mask bits in a word
  - Select some bits, clear others to 0

and x9, x10, x11



### **OR Operations**

- Useful to include bits in a word
  - Set some bits to 1, leave others unchanged

or x9, x10, x11



# **XOR Operations**

- Differencing operation
  - Set some bits to 1, leave others unchanged

```
xor x9, x10, x12 // NOT operation
```

```
x10
x12
    11111111
           11111111
                 11111111
                        11111111
                              11111111
                                     11111111
                                           11111111
                                                  11111111
    11111111
                                     11111111
                                           11110010 00111111
           11111111
                 11111111
                        11111111
                              11111111
x9
```



### **Conditional Operations**

- Branch to a labeled instruction if a condition is true
  - Otherwise, continue sequentially
- beq rs1, rs2, L1
  - if (rs1 == rs2) branch to instruction labeled L1
- bne rs1, rs2, L1
  - if (rs1 != rs2) branch to instruction labeled L1



### **Compiling If Statements**

C code:

```
if (i==j) f = g+h;
else f = g-h;
```

- f, g, ... in x19, x20, ...
- Compiled RISC-V code:



```
bne x22, x23, Else
add x19, x20, x21
beq x0,x0,Exit // unconditional
```

Else: sub x19, x20, x21

Exit: ... ⋆

Assembler calculates addresses

### **Compiling Loop Statements**

C code:

```
while (save[i] == k) i += 1;
```

- i in x22, k in x24, address of save in x25
- save elements are of size double
- Compiled RISC-V code:

```
Loop: slli x10, x22, 3
add x10, x10, x25
ld x9, 0(x10)
bne x9, x24, Exit
addi x22, x22, 1
beq x0, x0, Loop
Exit: ...
```



### **Basic Blocks**

- A basic block is a sequence of instructions with
  - No embedded branches (except at end)
  - No branch targets (except at beginning)



- A compiler identifies basic blocks for optimization
- An advanced processor can accelerate execution of basic blocks

# **More Conditional Operations**

- blt rs1, rs2, L1
  - if (rs1 < rs2) branch to instruction labeled L1</p>
- bge rs1, rs2, L1
  - if (rs1 >= rs2) branch to instruction labeled L1
- Example
  - if (a > b) a += 1;
  - a in x22, b in x23
     bge x23, x22, Exit // branch if b >= a
     addi x22, x22, 1

#### Exit:



# Signed vs. Unsigned

- Signed comparison: blt, bge
- Unsigned comparison: bltu, bgeu
- Example

  - $x23 = 0000\ 0000\ 0000\ 0000\ 0000\ 0000\ 0000\ 0001$
  - x22 < x23 // signed
    -1 < +1</pre>
  - $\sim$  x22 > x23 // unsigned
    - **+**4,294,967,295 > **+**1

#### **Stack Operations**

| Adding to | Stack | (PUSH)      |      |     |         |      |     |         |
|-----------|-------|-------------|------|-----|---------|------|-----|---------|
|           |       | Stack       |      |     | Stack   |      |     | Stack   |
|           |       |             |      |     |         |      |     |         |
|           | 208   |             |      | 208 |         |      | 208 |         |
|           | 200   | Value 1     |      | 200 | Value 1 |      | 200 | Value 1 |
| SP →      | 192   | Value 2     |      | 192 | Value 2 |      | 192 | Value 2 |
|           | 184   |             | SP → | 184 | Value 3 |      | 184 | Value 3 |
|           | 176   |             |      | 176 |         | SP → | 176 | Value 4 |
|           |       |             |      |     |         |      |     |         |
|           |       |             |      |     |         |      |     |         |
|           |       |             |      |     |         |      |     |         |
| Removing  | from  | Stack (POP) |      |     |         |      |     |         |
|           |       | Stack       |      |     | Stack   |      |     | Stack   |
|           |       |             |      |     |         |      |     |         |
|           | 208   |             |      | 208 |         |      | 208 |         |
|           | 200   | Value 1     |      | 200 | Value 1 |      | 200 | Value 1 |
|           | 192   | Value 2     |      | 192 | Value 2 | SP → | 192 | Value 2 |
|           | 184   | Value 3     | SP → | 184 | Value 3 |      | 184 |         |
| SP →      | 176   | Value 4     |      | 176 |         |      | 176 |         |
|           |       |             |      |     |         |      |     |         |

By historical precedent, stacks "grow" from higher addresses to lower addresses. This convention means that you push values onto the stack by subtracting from the stack pointer. Adding to the stack pointer shrinks the stack, thereby popping values off the stack.

#### **Program Procedures**



#### Multiple Procedures Issue



#### **Definitions**

| Term                       | Definition                                                                                                                                   |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Caller                     | The program that instigates a procedure and provides the necessary parameter values.                                                         |
| Callee                     | A procedure that executes a series of stored instructions based on parameters provided by the caller and then returns control to the caller. |
| Program<br>Counter<br>(PC) | The register containing the address of the instruction in the program being executed.                                                        |
| Stack                      | A data structure for spilling registers organized as a last-in first-out queue.                                                              |
| Push                       | Add element to stack.                                                                                                                        |
| Pop                        | Remove element from stack.                                                                                                                   |

### Special Registers

| Register | Definition                                                                                                                                                             |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |                                                                                                                                                                        |
| \$X2 sp  | Stack pointer: A value denoting the most recently allocated address in a stack that shows where registers should be spilled or where old register values can be found. |
| \$X1 ra  | Return address: Define where execution should return to after the procedure call is complete.                                                                          |
| \$X8 fp  | <b>Frame pointer:</b> (X8 can be used as save register as well) Preserved across procedure calls                                                                       |
| \$X3 gp  | Global pointer: Points to the middle of the 64K block of memory in the static data segment. (The area where static variables are stored).                              |

# **Procedure Calling**

- Steps required
  - 1. Place parameters in registers x10 to x17
  - 2. Transfer control to procedure
  - 3. Acquire storage for procedure
  - 4. Perform procedure's operations
  - 5. Place result in register for caller
  - 6. Return to place of call (address in x1)

#### **Procedure Call Instructions**

- Procedure call: jump and link jal x1, ProcedureLabel
  - Address of following instruction put in x1
  - Jumps to target address
- Procedure return: jump and link register jalr x0, 0(x1)
  - Like jal, but jumps to 0 + address in x1
  - Use x0 as rd (x0 cannot be changed)
  - Can also be used for computed jumps
    - e.g., for case/switch statements



## Leaf Procedure Example

C code:

```
long long int leaf_example (
   long long int g, long long int h,
   long long int i, long long int j) {
   long long int f;
   f = (g + h) - (i + j);
   return f;
}
```

- Arguments g, ..., j in x10, ..., x13
- f in x20
- Store temporary sums in x25, x26
- Need to save x25, x26, x20 on stack



# Leaf Procedure Example

#### RISC-V code:

```
leaf_example:
  addi sp, sp, -24
                                 Save x25, x26, x20 on stack
  x25,16(sp)
  x26,8(sp)
  x20,0(sp)
  add x25, x10, x11
                                 x25 = g + h
  add x26,x12,x1
                                 x26 = i + j
  sub x20, x25, x26
                                 f = x25 - x26
  addi x10,x20,0
                                 copy f to return register
  1d \times 20,0(sp)
                                 Restore x25, x26, x20 from stack
  1d \times 26,8(sp)
  1d \times 25, 16(sp)
  addi sp, sp, 24
  jalr x0,0(x1)
                                 Return to caller
```



### **Local Data on the Stack**



# Register Usage

- x5 x7, x28 x31: temporary registers
  - Not preserved by the callee

- x8 x9, x18 x27: saved registers
  - If used, the callee saves and restores them

#### **Non-Leaf Procedures**

- Procedures that call other procedures
- For nested call, caller needs to save on the stack:
  - Its return address
  - Any arguments and temporaries needed after the call
- Restore from the stack after the call

## **Memory Layout**

- Text: program code
- Static data: global variables
  - e.g., static variables in C, constant arrays and strings
  - x3 (global pointer) initialized to address allowing ±offsets into this segment
- Dynamic data: heap
  - E.g., malloc in C, new in Java
- Stack: automatic storage





#### **Local Data on the Stack**



- Local data allocated by callee
  - e.g., C automatic variables
- Procedure frame (activation record)
  - Used by some compilers to manage stack storage



#### **Character Data**

- Byte-encoded character sets
  - ASCII: 128 characters
    - 95 graphic, 33 control
  - Latin-1: 256 characters
    - ASCII, +96 more graphic characters
- Unicode: 32-bit character set
  - Used in Java, C++ wide characters, ...
  - Most of the world's alphabets, plus symbols
  - UTF-8, UTF-16: variable-length encodings



### **Byte/Halfword/Word Operations**

- RISC-V byte/halfword/word load/store
  - Load byte/halfword/word: Sign extend to 64 bits in rd
    - lb rd, offset(rs1)
    - Th rd, offset(rs1)
    - lw rd, offset(rs1)
  - Load byte/halfword/word unsigned: Zero extend to 64 bits in rd
    - lbu rd, offset(rs1)
    - lhu rd, offset(rs1)
    - lwu rd, offset(rs1)
  - Store byte/halfword/word: Store rightmost 8/16/32 bits
    - sb rs2, offset(rs1)
    - sh rs2, offset(rs1)
    - sw rs2, offset(rs1)

## **String Copy Example**

#### C code:

Null-terminated string void strcpy (char x[], char y[]) { size\_t i; i = 0;while  $((x[i]=y[i])!='\setminus 0')$ i += 1: Array x base address is @x11 Array y base address is @x10 Use X19 to save the index

## **String Copy Example**

#### RISC-V code:

```
strcpy:
   addi sp,sp,-8
                    // adjust stack for 1 doubleword
   sd x19,0(sp) // push x19
   add x19, x0, x0 // i=0
L1: add x5,x19,x10  // x5 = addr of y[i]
   1bu x6,0(x5) // x6 = y[i]
   add x7, x19, x11  // x7 = addr of x[i]
   x6,0(x7)
                    // x[i] = y[i]
   beq x6,x0,L2
                    // if y[i] == 0 then exit
   addi x19, x19, 1 // i = i + 1
                    // next iteration of loop
   jal x0,L1
L2: ld x19,0(sp)
                    // restore saved x19
   addi sp,sp,8
                    // pop 1 doubleword from stack
   jalr x0,0(x1)
                    // and return
```

#### **32-bit Constants**

- Most constants are small
  - 12-bit immediate is sufficient
- For the occasional 32-bit constant
   lui rd, constant
  - Copies 20-bit constant to bits [31:12] of rd
  - Extends bit 31 to bits [63:32]
  - Clears bits [11:0] of rd to 0

```
lui x19, 976 // 0x003D0
```

```
addi x19,x19,128 // 0x500
```



# **Branch Addressing**

- Branch instructions specify
  - Opcode, two registers, target address
- Most branch targets are near branch
  - Forward or backward
- SB format:



- PC-relative addressing
  - Target address = PC + immediate x 2

# **Jump Addressing**

- Jump and link (jal) target uses 20-bit immediate for larger range
  - The jal uses the same relative addressing as the branch
- UJ format:



- For long jumps, eg, to 32-bit absolute address
  - lui: load address[31:12] to temp register
  - jalr: add address[11:0] and jump to target



# **Example**

|      | Original Code         | Machine Code | Basic Code    |           |
|------|-----------------------|--------------|---------------|-----------|
| 4000 | L1: addi x1,x0,19     | 0x01300093   | addi x1 x0 19 |           |
| 4004 | bne x1,x0, L2         | 0x00009863   | bne x1 x0 1   | imm = 8   |
| 4008 | addi x1,x1,8          | 0x00808093   | addi x1 x1 8  |           |
| 4012 | Jal x1, Proc_A        | 0x00c000ef   | jal x1 12     | imm =6    |
| 4016 | addi x1,x1,8          | 0x00808093   | addi x1 x1 8  |           |
| 4020 | L2: Addi x5,x1,55     | 0x03708293   | addi x5 x1 55 | _         |
| 4024 | Proc_A: beq x2,x2, L1 | 0xfe2104e3   | beq x2 x2 -34 | imm = -12 |

# RISC-V Addressing Summary

1. Immediate addressing



#### 2. Register addressing



#### 3. Base addressing



#### 4. PC-relative addressing



# **RISC-V Encoding Summary**

| Name         | Field |        |        |        |               |        | Comments                      |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|---------------|--------|-------------------------------|--|
| (Field Size) | 7 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 5 bits | 5 bits | 3 bits | 5 bits        | 7 bits |                               |  |
| R-type       | funct7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | rs2    | rs1    | funct3 | rd            | opcode | Arithmetic instruction format |  |
| I-type       | immediate[11:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |        | rs1    | funct3 | rd            | opcode | Loads & immediate arithmetic  |  |
| S-type       | immed[11:5]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | rs2    | rs1    | funct3 | immed[4:0]    | opcode | Stores                        |  |
| SB-type      | immed[12,10:5]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | rs2    | rs1    | funct3 | immed[4:1,11] | opcode | Conditional branch format     |  |
| UJ-type      | immediate[20,10:1,11,19:12]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        |        |        | rd            | opcode | Unconditional jump format     |  |
| U-type       | immediate[31:12]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        |        |        | rd            | opcode | Upper immediate format        |  |

# **Translation and Startup**





## Producing an Object Module

- Assembler (or compiler) translates program into machine instructions
- Provides information for building a complete program from the pieces
  - Header: described contents of object module
  - Text segment: translated instructions
  - Static data segment: data allocated for the life of the program
  - Relocation info: for contents that depend on absolute location of loaded program
  - Symbol table: global definitions and external refs
  - Debug info: for associating with source code



# **Linking Object Modules**

- Produces an executable image
  - 1. Merges segments
  - 2. Resolve labels (determine their addresses)
  - 3. Patch location-dependent and external refs
- Could leave location dependencies for fixing by a relocating loader
  - But with virtual memory, no need to do this
  - Program can be loaded into absolute location in virtual memory space

# Loading a Program

- Load from image file on disk into memory
  - 1. Read header to determine segment sizes
  - 2. Create virtual address space
  - 3. Copy text and initialized data into memory
    - Or set page table entries so they can be faulted in
  - 4. Set up arguments on stack
  - 5. Initialize registers (including sp, fp, gp)
  - 6. Jump to startup routine
    - Copies arguments to x10, ... and calls main
    - When main returns, do exit syscall



# **Dynamic Linking**

- Only link/load library procedure when it is called
  - Requires procedure code to be relocatable
  - Avoids image bloat caused by static linking of all (transitively) referenced libraries
  - Automatically picks up new library versions

# **Starting Java Applications**



Compiles
bytecodes of
"hot" methods
into native
code for host
machine

### **Effect of Compiler Optimization**

#### Compiled with gcc for Pentium 4 under Linux











### **Effect of Language and Algorithm**





#### **Lessons Learnt**

- Instruction count and CPI are not good performance indicators in isolation
- Compiler optimizations are sensitive to the algorithm
- Java/JIT compiled code is significantly faster than JVM interpreted
  - Comparable to optimized C in some cases
- Nothing can fix a dumb algorithm!

#### The Intel x86 ISA

- Evolution with backward compatibility
  - 8080 (1974): 8-bit microprocessor
    - Accumulator, plus 3 index-register pairs
  - 8086 (1978): 16-bit extension to 8080
    - Complex instruction set (CISC)
  - 8087 (1980): floating-point coprocessor
    - Adds FP instructions and register stack
  - 80286 (1982): 24-bit addresses, MMU
    - Segmented memory mapping and protection
  - 80386 (1985): 32-bit extension (now IA-32)
    - Additional addressing modes and operations
    - Paged memory mapping as well as segments



#### The Intel x86 ISA

- Further evolution...
  - i486 (1989): pipelined, on-chip caches and FPU
    - Compatible competitors: AMD, Cyrix, ...
  - Pentium (1993): superscalar, 64-bit datapath
    - Later versions added MMX (Multi-Media eXtension) instructions
    - The infamous FDIV bug
  - Pentium Pro (1995), Pentium II (1997)
    - New microarchitecture (see Colwell, The Pentium Chronicles)
  - Pentium III (1999)
    - Added SSE (Streaming SIMD Extensions) and associated registers
  - Pentium 4 (2001)
    - New microarchitecture
    - Added SSE2 instructions



#### The Intel x86 ISA

- And further...
  - AMD64 (2003): extended architecture to 64 bits
  - EM64T Extended Memory 64 Technology (2004)
    - AMD64 adopted by Intel (with refinements)
    - Added SSE3 instructions
  - Intel Core (2006)
    - Added SSE4 instructions, virtual machine support
  - AMD64 (announced 2007): SSE5 instructions
    - Intel declined to follow, instead...
  - Advanced Vector Extension (announced 2008)
    - Longer SSE registers, more instructions
- If Intel didn't extend with compatibility, its competitors would!
  - Technical elegance ≠ market success



## x86 Instruction Encoding



- Variable length encoding
  - Postfix bytes specify addressing mode
  - Prefix bytes modify operation
    - Operand length, repetition, locking, ...

# Implementing IA-32

- Complex instruction set makes implementation difficult
  - Hardware translates instructions to simpler microoperations
    - Simple instructions: 1–1
    - Complex instructions: 1—many
  - Microengine similar to RISC
  - Market share makes this economically viable
- Comparable performance to RISC
  - Compilers avoid complex instructions



#### **Instruction Set Extensions**

- M: integer multiply, divide, remainder
- A: atomic memory operations
- F: single-precision floating point
- D: double-precision floating point
- C: compressed instructions
  - 16-bit encoding for frequently used instructions

#### **Fallacies**

- Powerful instruction ⇒ higher performance
  - Fewer instructions required
  - But complex instructions are hard to implement
    - May slow down all instructions, including simple ones
  - Compilers are good at making fast code from simple instructions
- Use assembly code for high performance
  - But modern compilers are better at dealing with modern processors
  - More lines of code ⇒ more errors and less productivity



#### **Fallacies**

- Backward compatibility ⇒ instruction set doesn't change
  - But they do accrete more instructions

