### Transparent ROP Detection using CPU Performance Counters

他山之石, 可以攻玉

Stones from other hills may serve to polish jade

**Xiaoning Li** Intel Labs

Michael Crouse Harvard University

### **THREADS Conference 2014**

### Agenda

- Performance Monitor Architecture Overview
- > Past Research
- Performance Events In Haswell/Silvermont
- Mispredicted Branch Transfer
- Stack Pivoting Detection Overview
- Defense with CPU Performance Counters
- APSA13-2 Case Study
- > Misc

# Performance Monitor Architecture Overview

#### Performance Monitor Overview

- Introduced in the Pentium processor
  - A set of model-specific performance-monitoring counter MSRs
- Enhanced to monitor a set of events in Intel P6 family of processors
- Pentium 4 and Intel Xeon processors introduced a new performance monitoring mechanism and new set of performance events
- Architectural/Non-Architectural performance events

### Architectural/Non-Architectural performance events

- The performance monitoring mechanisms and performance events defined for the Pentium, P6 family, Pentium 4,and Intel Xeon processors are not architectural
- Intel Core Solo and Intel Core Duo processors support a set of architectural performance events and a set of non-architectural performance events
- ➤ Processors based on Intel Core/Intel® Atom<sup>™</sup> micro architecture support enhanced architectural performance events and non-architectural performance events

### Architectural/Non-Architectural performance events Availability

- Availability of architectural performance monitoring capabilities can be enumerated using the CPUID.0AH
- Non-architectural events for a given micro architecture can not be enumerated using CPUID

#### CPUID Mechanism

- Number of performance monitoring counters available in a logical processor
- Number of bits supported in each IA32\_PMCx
- Number of architectural performance monitoring events supported in a logical processor
- Software can use CPUID to discover architectural performance monitoring availability (CPUID.0AH).

### Architectural Performance Monitoring Leaf

|     | Architectural Performance Monitoring Leaf |                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|-----|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| OAH | EAX                                       | Bits 07 - 00: Version ID of architectural performance monitoring Bits 15- 08: Number of general-purpose performance monitoring counter per logical processor Bits 23 - 16: Bit width of general-purpose, performance monitoring counter Bits 31 - 24: Length of EBX bit vector to enumerate architectural performance monitoring events                                                                                  |  |  |  |
|     | EBX                                       | Bit 00: Core cycle event not available if 1 Bit 01: Instruction retired event not available if 1 Bit 02: Reference cycles event not available if 1 Bit 03: Last-level cache reference event not available if 1 Bit 04: Last-level cache misses event not available if 1 Bit 05: Branch instruction retired event not available if 1 Bit 06: Branch mispredict retired event not available if 1 Bits 31- 07: Reserved = 0 |  |  |  |
|     | ECX                                       | Reserved = 0                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|     | EDX                                       | Bits 04 - 00: Number of fixed-function performance counters (if Version ID > 1) Bits 12- 05: Bit width of fixed-function performance counters (if Version ID > 1) Reserved = 0                                                                                                                                                                                                                                           |  |  |  |

### Architectural Performance Monitoring Versions

| CPU Archtecture            | Version |
|----------------------------|---------|
| Intel Core Solo            | 1       |
| Intel Core Duo             | 1       |
| Core 2 Duo processor T7700 | 2       |
| Core                       | 2       |
| Atom                       | 2,3     |
| Core i7                    | 2,3     |

#### **Architectural Performance Monitoring Version 1**

- Configure an architectural performance monitoring event with programming performance event select registers.
- Performance event select MSRs (IA32\_PERFEVTSELx MSRs).
- Performance monitoring counter (IA32\_PMCx MSR)
- Performance monitoring counters are paired with performance monitoring select registers.

#### Layout of IA32\_PERFEVTSELx MSRs



#### IA32\_PERFEVTSELx MSRs

- Event select field (bits 0 through 7)
- Unit mask (UMASK) field (bits 8 through 15)
- USR (user mode) flag (bit 16)
- OS (operating system mode) flag (bit 17)
- E (edge detect) flag (bit 18)
- PC (pin control) flag (bit 19)
- INT (APIC interrupt enable) flag (bit 20)
- EN (Enable Counters) Flag (bit 22)
- INV (invert) flag (bit 23)
- Counter mask (CMASK) field (bits 24 through 31)

#### Architectural Performance Monitoring Version 2

- Bits 0 through 4 of CPUID.0AH.EDX indicates the number of fixed-function performance counters available per core
- ➤ Bits 5 through 12 of CPUID.0AH.EDX indicates the bit-width of fixed-function performance counters. Bits beyond the width of the fixed-function counter are reserved and must be written as zeros.

#### IA32\_FIXED\_CTR\_CTRL MSR



| Event Name            | Fixed-Function PMC                   | PMC Address |
|-----------------------|--------------------------------------|-------------|
| INST_RETIRED.ANY      | MSR_PERF_FIXED_CTR0/IA32_FIXED_CTR0  | 309H        |
| CPU_CLK_UNHALTED.CORE | MSR_PERF_FIXED_CTR1//IA32_FIXED_CTR1 | 30AH        |
| CPU_CLK_UNHALTED.REF  | MSR_PERF_FIXED_CTR2//IA32_FIXED_CTR2 | 30BH        |

#### IA32\_PERF\_GLOBAL\_CTRL MSR



### IA32\_PERF\_GLOBAL\_STATUS MSR



### IA32\_PERF\_GLOBAL\_OVF\_CTRL MSR



### Architectural Performance Monitoring Version 3

- The number of general-purpose performance counters (IA32\_PMCx) is reported in CPUID.0AH:EAX[15:8], the bit width of general-purpose performance counters is reported in CPUID.0AH:EAX[23:16]
- The bit vector representing the set of architectural performance monitoring events supported

### MSRs Supporting Architectural Performance Monitoring Version 3



### IA32\_PERFEVTSELx MSRs Supporting Architectural Performance Monitoring Version 3

- ➤ Bit 21 (AnyThread) of IA32\_PERFEVTSELx is supported in architectural performance monitoring version 3.
  - When set to 1, it enables counting the associated event conditions (including matching the thread's CPL with the OS/USR setting of IA32\_PERFEVTSELx) occurring across all logical processors sharing a processor core.
  - When bit 21 is 0, the counter only increments the associated event conditions (including matching the thread's CPL with the OS/USR setting of IA32\_PERFEVTSELx) occurring in the logical processor which programmed the IA32\_PERFEVTSELx MSR.

### IA32\_FIXED\_CTR\_CTRL MSR Supporting Architectural Performance Monitoring Version 3



## IA32\_PERF\_GLOBAL\_CTRL MSR Supporting Architectural Performance Monitoring Version 3



## IA32\_PERF\_GLOBAL\_STATUS MSR Supporting Architectural Performance Monitoring Version 3



### IA32\_PERF\_GLOBAL\_OVF\_CTRL MSR Supporting Architectural Performance Monitoring Version 3



#### Pre-defined Architectural Performance Events

| Bit Position<br>CPUID.AH.EBX | Event Name                 | UMask | Event Select |
|------------------------------|----------------------------|-------|--------------|
| 0                            | UnHalted Core Cycles       | 00H   | 3CH          |
| 1                            | Instruction Retired        | 00H   | СОН          |
| 2                            | UnHalted Reference Cycles  | 01H   | зсн          |
| 3                            | LLC Reference              | 4FH   | 2EH          |
| 4                            | LLC Misses                 | 41H   | 2EH          |
| 5                            | Branch Instruction Retired | 00H   | C4H          |
| 6                            | Branch Misses Retired      | 00H   | C5H          |

#### **Branch Instructions Retired Events**

- Branch Instructions Retired Event select C4H, Umask 00H This event counts branch instructions at retirement. It counts the retirement of the last micro-op of a branch instruction.
- > All Branch Mispredict Retired Event select C5H, Umask 00H

### Past Research

### Security Breaches as PMU Deviation: Detecting and Identifying Security Attacks Using Performance Counters in APSys'11, 2011

- > On Linux 2.6.34
- Using Machine Learning with performance counters
- Using PEBS/BTS for branch record
- Mentioned Branch Miss Predict Event

Source: http://ipads.se.sjtu.edu.cn/\_media/publications:perf-apsys.pdf

| Attack Type     | Description                                            | PMU Events                   |
|-----------------|--------------------------------------------------------|------------------------------|
|                 |                                                        | Branch Tracing Event(BTS)    |
| Code-injection  | Inject code and take control transfer to injected code | Branch Miss Predict Event    |
|                 |                                                        | Instruction TLB Misses Event |
| Return-to-libc  | Use library calls instead of inject code               | Branch Tracing               |
| Keturn-to-noc   | (e.g., invoke "execve" with "bin/bash")                | Event(BTS)                   |
| Return-oriented | Use instructions before "ret" in existing library      | Branch Tracing               |
| programming     | and binary code to form shellcode                      | Event(BTS)                   |

**Table 1: Deviation in performance characteristics of common attacks.** 

### **CFIMon:** Detecting violation of control flow integrity using performance counters in **Dependable Systems and Networks (DSN), 2012**

- > On Linux
- > CFI defense with PMU events
- Using PEBS/BTS for branch record
- > Target all branch
- Using call\_set/Ret\_set policy

Source: http://ipads.se.sjtu.edu.cn/\_media/publications:cfimon.pdf

| Branch Type   | Branch Example              | Target Instruction               | Target Set | In Binary | Run-time |
|---------------|-----------------------------|----------------------------------|------------|-----------|----------|
| Direct call   | callq 34df0 <abort></abort> | 1: taken                         | /          | 16.8%     | 14.5%    |
| Direct jump   | jnz c2ef0 <write></write>   | 1 or 2: taken or fallthrough     | /          | 74.3%     | 0.8%     |
| Return        | retq                        | Limited: insn. next to a call    | ret_set    | 6.3%      | 16.3%    |
| Indirect call | callq *%rax                 | Limited: 1st insn. of a function | call_set   | 2.1%      | 0.2%     |
| Indirect jump | jmpq *%rdx                  | Unlimited: potentially any insn. | train_set  | 0.5%      | 68.3%    |

TABLE 1. Branch Classification. The distribution is from Apache and libraries it uses.

## Taming the ROPe on Sandy Bridge in SYSCAN 2013

- On Linux to detect Ring 0 ROP on SandyBridge
- Use BR\_MISP\_EXEC to catch RET misprediction event to detect ROP
- Using preceding call policy

Source: Taming the ROPe on Sandy Bridge in SYSCAN 2013

- 0x89 BR\_MISP\_EXEC.\*: mispredicted executed branches
- 0x800 .RETURN\_NEAR: normal, near ret
- 0x8000 .TAKEN: unconditional branch

### **HDROP**: Detecting ROP Attacks Using Performance Monitoring Counters in **ISPEC'14**

- > On Linux
- Use BR\_RET\_MISSP\_EXEC Event, which is replaced by 0x89
- Expect BR\_RET\_MISSP\_RETIRED, but not existed

# Performance Events in Haswell/Silvermont

### BR\_INST\_EXEC Event and UMask

| 88H | 01H | BR_INST_EXEC.COND                          | Qualify conditional near branch instructions executed, but not necessarily retired.       | Must combine with umask 40H, 80H |
|-----|-----|--------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------|
| 88H | 02H | BR_INST_EXEC.DIRECT_JMP                    | Qualify all unconditional near branch instructions excluding calls and indirect branches. | Must combine with umask 80H      |
| 88H | 04H | BR_INST_EXEC.INDIRECT_JMP_<br>NON_CALL_RET | Qualify executed indirect near branch instructions that are not calls nor returns.        | Must combine with umask 80H      |
| 88H | 08H | BR_INST_EXEC.RETURN_NEAR                   | Qualify indirect near branches that have a return mnemonic.                               | Must combine with umask 80H      |
| 88H | 10H | BR_INST_EXEC.DIRECT_NEAR_C<br>ALL          | Qualify unconditional near call branch instructions, excluding non call branch, executed. | Must combine with umask 80H      |
| 88H | 20H | BR_INST_EXEC.INDIRECT_NEAR<br>_CALL        | Qualify indirect near calls, including both register and memory indirect, executed.       | Must combine with umask 80H      |
| 88H | 40H | BR_INST_EXEC.NONTAKEN                      | Qualify non-taken near branches executed.                                                 | Applicable to umask 01H only     |
| 88H | 80H | BR_INST_EXEC.TAKEN                         | Qualify taken near branches executed. Must combine with 01H,02H, 04H, 08H, 10H, 20H.      |                                  |
| 88H | FFH | BR_INST_EXEC.ALL_BRANCHES                  | Counts all near executed branches (not necessarily retired).                              |                                  |

### BR\_MISP\_EXEC Event and UMask

| 89H | 01H | BR_MISP_EXEC.COND                          | Qualify conditional near branch instructions mispredicted.                                             | Must combine with umask 40H, 80H |
|-----|-----|--------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------|
| 89H | 04H | BR_MISP_EXEC.INDIRECT_JMP_<br>NON_CALL_RET | Qualify mispredicted indirect near branch instructions that are not calls nor returns.                 | Must combine with umask 80H      |
| 89H | 08H | BR_MISP_EXEC.RETURN_NEAR                   | Qualify mispredicted indirect near branches that have a return mnemonic.                               | Must combine with umask 80H      |
| 89H | 10H | BR_MISP_EXEC.DIRECT_NEAR_C<br>ALL          | Qualify mispredicted unconditional near call branch instructions, excluding non call branch, executed. | Must combine with umask 80H      |
| 89H | 20H | BR_MISP_EXEC.INDIRECT_NEAR<br>_CALL        | Qualify mispredicted indirect near calls, including both register and memory indirect, executed.       | Must combine with umask 80H      |
| 89H | 40H | BR_MISP_EXEC.NONTAKEN                      | Qualify mispredicted non-taken near branches executed.                                                 | Applicable to umask 01H only     |
| 89H | 80H | BR_MISP_EXEC.TAKEN                         | Qualify mispredicted taken near branches executed.<br>Must combine with 01H,02H, 04H, 08H, 10H, 20H.   |                                  |
| 89H | FFH | BR_MISP_EXEC.ALL_BRANCHES                  | Counts all near executed branches (not necessarily retired).                                           |                                  |

### BR\_INST\_RETIRED Event and UMask

| C4H | 00H | BR_INST_RETIRED.ALL_BRANC<br>HES | Branch instructions at retirement.                            | See Table 19-1 |
|-----|-----|----------------------------------|---------------------------------------------------------------|----------------|
| C4H | 01H | BR_INST_RETIRED.CONDITIONA<br>L  | Counts the number of conditional branch instructions retired. | Supports PEBS  |
| C4H | 02H | BR_INST_RETIRED.NEAR_CALL        | Direct and indirect near call instructions retired.           | Supports PEBS  |
| C4H | 04H | BR_INST_RETIRED.ALL_BRANC<br>HES | Counts the number of branch instructions retired.             | Supports PEBS  |
| C4H | 08H | BR_INST_RETIRED.NEAR_RETU<br>RN  | Counts the number of near return instructions retired.        | Supports PEBS  |
| C4H | 10H | BR_INST_RETIRED.NOT_TAKEN        | Counts the number of not taken branch instructions retired.   |                |
| C4H | 20H | BR_INST_RETIRED.NEAR_TAKE<br>N   | Number of near taken branches retired.                        | Supports PEBS  |
| C4H | 40H | BR_INST_RETIRED.FAR_BRANC<br>H   | Number of far branches retired.                               |                |

### BR\_MISP\_RETIRED Event and UMask

| C5H | 00H | BR_MISP_RETIRED.ALL_BRANC<br>HES | Mispredicted branch instructions at retirement                               | See Table 19-1 |
|-----|-----|----------------------------------|------------------------------------------------------------------------------|----------------|
| C5H | 01H | BR_MISP_RETIRED.CONDITIONA       | Mispredicted conditional branch instructions retired.                        | Supports PEBS  |
| C5H | 04H | BR_MISP_RETIRED.ALL_BRANC<br>HES | Mispredicted macro branch instructions retired.                              | Supports PEBS  |
| C5H | 20H | BR_MISP_RETIRED.NEAR_TAKE<br>N   | Number of near branch instructions retired that were taken but mispredicted. |                |

# BR\_MISP\_RETIRED In Silvermont

|     |     | i .                                | i                                                                    |                                                                                                                             |
|-----|-----|------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| C5H | 00H | BR_MISP_RETIRED.ALL<br>_BRANCHES   | Retired mispredicted branch instructions                             | This event counts the number of mispredicted branch instructions retired.                                                   |
| C5H | 7EH | BR_MISP_RETIRED.JCC                | Retired mispredicted conditional jumps                               | This event counts the number of mispredicted branch instructions retired that were conditional jumps.                       |
| C5H | BFH | BR_MISP_RETIRED.FA<br>R            | Retired mispredicted far branch instructions                         | This event counts the number of mispredicted far branch instructions retired.                                               |
| C5H | EBH | BR_MISP_RETIRED.NO<br>N_RETURN_IND | Retired mispredicted<br>instructions of near<br>indirect Jmp or call | This event counts the number of mispredicted branch instructions retired that were near indirect call or near indirect jmp. |
| C5H | F7H | BR_MISP_RETIRED.RE<br>TURN         | Retired mispredicted near return instructions                        | This event counts the number of mispredicted near RET branch instructions retired                                           |
| C5H | F9H | BR_MISP_RETIRED.CAL<br>L           | Retired mispredicted near call instructions                          | This event counts the number of mispredicted near CALL branch instructions retired                                          |
| C5H | FBH | BR_MISP_RETIRED.IND<br>_CALL       | Retired mispredicted<br>near indirect call<br>instructions           | This event counts the number of mispredicted near indirect CALL branch instructions retired                                 |
| C5H | FDH | BR_MISP_RETIRED.REL<br>_CALL       | Retired mispredicted<br>near relative call<br>instructions           | This event counts the number of mispredicted near relative CALL branch instructions retired                                 |
| C5H | FEH | BR_MISP_RETIRED.TA<br>KEN_JCC      | Retired mispredicted conditional jumps that were predicted taken     | This event counts the number of mispredicted branch instructions retired that were conditional jumps and predicted taken.   |
|     |     |                                    |                                                                      |                                                                                                                             |

# Mispredicted Branch Transfer and Exploits





Branch Misprediction Events based approach will catch enough events caused by exploits with reasonable performance impact

#### **Exploit Code And Misprediction**



# Stack Pivoting Detection Overview

## Stack Pivoting Detection Solution

- Stack Pivoting needs to point stack pointer to customized data buffer, usually it's from heap
- Current detection solution
  - Critical APIs check

### Stack Pivoting Detection

- ➤ Validate stack limitation
- From FS:18h
- ➤Use \_NT\_TIB or \_TEB to get stack limitation

```
0:000> dt NT TIB
ntdll! NT TIB
   +0x000 ExceptionList : Ptr32 EXCEPTION REGISTRATION RECORD
                          ∸ Ptr32 Void
   +0×004 StackBase
   +0x008 StackLimit
                          : Ptr32 Void
                       : Ptr32 Void
   +0x00c SubSystemTib
                         : Ptr32 Void
  +0x010 FiberData
  +0x010 Version
                          : Uint4B
  +0x014 ArbitraryUserPointer : Ptr32 Void
   +0×018 Self
                          : Ptr32 NT TIB
```

### Hooked API Examples IN EMET

#### >kernel32![API]Stub

#### ➤ Hooked APIs

- kernel32.MapViewOfFileEx
- kernel32.MapViewOfFile
- kernel32.CreateFileMappingW
- kernel32.CreateFileMappingA
- kernel32.CreateFileW
- kernel32.CreateFileA
- kernel32.WinExec
- kernel32.WriteProcessMemory
- kernel32.CreateRemoteThread
- kernel32.CreateProcessInternalW
- kernel32.CreateProcessInternalA
- kernel32.CreateProcessW
- kernel32.CreateProcessA
- kernel32.HeapCreate
- kernel32.VirtualAllocEx
- kernel32.VirtualAlloc
- kernel32.LoadLibraryExW
- kernel32.LoadLibraryExA
- kernel32.LoadLibraryW
- kernel32.LoadLibraryA
- kernel32.VirtualProtectEx
- kernel32.VirtualProtect

#### Hooks Code Example

```
        kernel32!VirtualProtectStub:

        76692bcd
        e93ed595f9
        jmp
        6fff0110

        76692bd2
        5d
        pop
        ebp

        76692bd3
        e900f5fbff
        jmp
        kernel32!VirtualProtect
        (766520d8)
```

```
no prior disossembly possible
                                  0D4386C51h
6fff0110 68516c38d4
                          push |
6fff0115 60
                          pushad
6fff0116 9c
                          pushfd
6fff0117 54
                          push
                                  esp
6fff0118 e893d399fd
                          call
                                  emet+0x4d4b0 (6d98d4b0)
6fff011d 9d
                          popfd
6fff011e 61
                          popad
6fff011f 83c404
                          add
                                  esp,4
6fff0122 8bff
                                  edi.edi
                          MOV
6fff0124 55
                          push
                                  ebp
6fff0125 8bec
                          MOV
                                  ebp,esp
6fff0127 e9a62a6a06
                                  kernel32!VirtualProtectStub+0x5 (76692bd2)
                          jmp
```

#### StackPivot in EMET

```
GetStack_Limits(&stacklimit, &stackbase);
if ( caller_esp < stacklimit || caller_esp > stackbase )
       EMET ROP checks error, Resume?
                  StackPointer check Failed:
                   PID
                          : 0x17C8/6088
                   TID
                          : A60
                   API name : kernel32.VirtualProtect
                   ReturnAddress: 6878D96C
                  CalledAddress: 76692BCD
                  StackBottom: 2BF9000
                  StackTop: 2C10000
                  StackPtr : 06609144
                                               No
```

# Improved Stack Pivoting Detection

- ➤ Problems in API based approach
  - Hook hopping could bypass the check
  - Valid stack pointer before API calling will bypass the check
- >Improvement
  - Check on more APIs
  - Check on instruction
  - Check on branch instruction
  - Check on CALL/JMP branch instruction
  - Check on indirect CALL/JMP branch instruction
  - Check on mispredicted Indirect CALL/JMP branch instruction

# Defense with CPU Performance Counters

#### Defense with CPU Performance Counters



#### Defense on Windows 7 32bits

- MSR Programming
- Counter configuration
- Register Event Handler
- Interrupt Context on Stack
- Interrupt Event Handler

#### Write MSR

Compiler Intrinsics

void \_\_writemsr( unsigned long Register, unsigned \_\_int64 Value );

Inline ASM

mov ecx, MSRID

mov edx, HIGH32b

mov eax, LOW32b

;wrmsr

emit 00Fh

emit 030h

#### WRMSR—Write to Model Specific Register

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                         |
|--------|-------------|-----------|----------------|---------------------|-----------------------------------------------------|
| 0F 30  | WRMSR       | NP        | Valid          | Valid               | Write the value in EDX:EAX to MSR specified by ECX. |

# MSR Programming

- Use PMC0 to trigger PMI
  - 1. IA32\_DEBUGCTL
  - 2. LBR\_SELECT
  - 3. MSR\_PERF\_GLOBAL\_CTRL
  - 4. PMC0
  - 5. IA32\_PERFEVTSEL0
  - 6. MSR\_PERF\_GLOBAL\_CTRL

#### Counter configuration

- > Trigger Interrupt for every event
- Interrupt will happen for every event cross whole system

### Register Event Handler

- Interrupt Vector 0xFE
- Set up event handler
  - > IDT Hook
    - Replace vector 0xFE handler
  - > API Hook
    - Hal!HalpPerfInterrupt
  - > Callback Hook

```
mov ecx, ebp

mov eax, ds:_HalpPerfInterruptHandler

or eax, eax

jz short loc_8002B354

call eax
```

Register via API

# Interrupt Context on Stack

- IDT Hook needs to maintain interrupt context as usual
- Callback Hook needs to address undocumented interrupt context from stack

```
typedef struct {
    UINT32 stacktop;
    UINT32 intno;
    UINT32 esp;
    UINT32 eip;
    UINT32 Data[24];
    UINT32 int_eip;
    UINT32 int_eflag;
    UINT32 int_esp;
    UINT32 int_esp;
    UINT32 int_ss;
} IA32_PERFINTERRUPT_PARAMETER;
```

# Interrupt Event Handler

- Check IA32\_PERF\_GLOBAL\_STATUS and clear MSR\_PERF\_GLOBAL\_OVF\_CTL if multiple PMCs are used
- Check CS in interrupt frame to filter out all ring 0 events
- Check current CR3 is targeted process
- Carefully deal with pagable memory to get stack range, code@From, code@To
  - > APC, IRQL changes
- Compare stack in interrupt frame with TIB stack range
- > Get last branch transfer record from LBR TOS
- Clear IA32\_PERF\_GLOBAL\_OVF\_CTRL if need

# APSA13-2 Case Study

# APSA13-02 PDF 0-day

- Reported by FireEye in February 2013
- ➤ Best Client-Side Bug CVE-2013-0641
- >sophisticated ROP only without shellcode
- First public in the wild exploit Adobe Sandbox Bypassing



# CVE-2013-0640 Exploit



# CVE-2013-0640 PDF 0-day analysis (1)

#### Trigger Point in AcroForm.api

```
.text:208A54D3
.text:208A54D3 exploittrigger:
.text:208A54D3 call dword ptr [eax]
```

#### Stack Pivoting

```
text:20989F42
                                mov
                                        eax, [ecx+4]
text:209B9F45
                                test
                                        eax, eax
text:209B9F47
                                        short loc_209B9F57
                                įΖ
text:209B9F49
                                push
                                        eax
text: 209B9F4A
                                        eax, dword_2128C66C
                                mov
                                        dword ptr [eax+5Ch]
text:209B9F4F
                                call
text:209B9F52
                                        ecx
                                pop
text:209B9F53
                                movzx
                                        eax, ax
text:209B9F56
                                retn
.text:209B9F42
                                 mov
                                          eax, [ecx+4]
.text:209B9F45
                                 test
                                          eax, eax
.text:209B9F47
                                 jz
                                          short loc_209B9F57
.text:209B9F49
                                 push
                                          eax
.text:209B9F4A
                                          eax, dword_2128C66C
.text:209B9F4A
.text:209B9F4F
                                 db 0FFh
.text:209B9F50
.text:209B9F50
                                 push
                                          eax
.text:209B9F51
                                 pop
                                          esp
.text:209B9F52
                                 pop
                                          ecx
.text:209B9F53
                                 movzx
                                         eax, ax
.text:209B9F56
                                 retn
```

# CVE-2013-0640 PDF 0-day analysis (2)

- ➤ Lots of ROP gadgets
  - ➤ Get ntdll.dll and get related API address
    - > for example, RtlDecompressBuffer and CryptStringToBinaryA
  - Call CryptStringToBinaryA to convert one string to binrary
  - Call RtIDecompressBuffer to decompress binary to real D.T binary code in memory
  - Finally, the ROP gadget will call GetTempPathA to get current temp path, it's sandboxed path, create D.T under this path and call LoadLibraryA to run D.T.
- ➤D.T dll will trigger 2nd 0-day to load L2P.T in broker process

# CVE-2013-0641 Exploit



# CVE-2013-0641 PDF 0-day analysis (1)

➤ Trigger Point in acrord32.exe

```
.text:0049728A seconduul_triggerpoint:
.text:0049728A call eax
```

Stack Pivoting

ROP Gadget will load L2P.T and kick off malware infection

# Demo

#### Misc

- Interrupted EIP
  - Sometimes the Interrupted EIP is different from target EIP
- Evasion
  - Dummy exploit to trigger code to avoid detection before real exploit code happen
- Global Events
  - PMU Events are global
- Missed Event
  - > PMU is designed for profiling, not for security
- LBR Record
- User Mode Scheduler

#### Interrupt EIP and Event EIP

FromAddr=0x5792d826

The Interrupt could happen on different EIP from Event EIP

IntAddr=0x57932ba3

ToAddr=0x57932b80

| 5792d807 8b4c2428 mov 5792d80b e840faffff call 5792d810 8bd0 mov 5792d812 2bd6 sub 5792d814 8d3c97 lea 5792d817 8bf0 mov 5792d819 eb14 jmp 5792d816 51 push 5792d820 53 push 5792d821 52 push 5792d822 8b5038 mov 5792d825 50 push 5792d826 ffd2 call 5792d828 83c410 add 5792d828 83c410 add 5792d828 4e dec 5792d828 85508 mov 5792d828 85508 mov 5792d828 8566 test 5792d832 85f6 test 5792d834 7fba jg | ecx,dword ptr [esp+28h] Flash32_15_0_0_189+0xbd250 edx,eax edx,esi edi,[edi+edx*4] esi,eax Flash32_15_0_0_189+0xbd82f ecx,[esp+20h] ecx ebx edx edx,dword ptr [eax+38h] eax edx esp,10h edi,4 esi edx,dword ptr [ebp+8] esi,esi Flash32_15_0_0_189+0xbd7f0 | (5792d82f)               | 57932b88 55 57932b89 8b6c2414 57932b81 807d2c01 57932b91 56 57932b92 8b742420 57932b96 57 57932b97 0f85ae000000 57932ba0 8b7d50 57932ba3 8bc3 57932ba5 cle010 57932ba8 89442410 57932ba6 8b5140 57932ba6 8b5140 57932ba6 8d442410 57932bb6 50 57932bb6 50 57932bb7 8bc8 57932bb9 89542418 57932bb0 51 | push mov push mov push mov push jne mov mov shl mov hov shl push push mov push | esp,8 ebx ebx ebx,dword ptr [esp+14h] ebp ebp,dword ptr [esp+14h] byte ptr [ebp+2Ch],1 esi esi,dword ptr [esp+20h] edi Flash32_15_0_0_189+0xc2c4b (57932cex,dword ptr [ebp+14h] edi,dword ptr [ebp+50h] eax,ebx eax,10h dword ptr [esp+10h],eax edx,dword ptr [ecx+40h] eax,[esp+10h] edx,10h eax ecx,eax dword ptr [esp+18h],edx ecx | ·4b) |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|                                                                                                                                                                                                                                                                                                                                                                                                            | 57932b9d 8b4d14<br>57932ba0 8b7d50<br>57932ba3 8bc3<br>57932ba5 c1e010<br>57932ba8 89442410                                                                                                                                                                | mov<br>mov<br>shl<br>mov | ecx,dword ptr edi,dword ptr eax,ebx eax,10h dword ptr [esp                                                                                                                                                                                                                                            | [ebp+14]<br>[ebp+50]                                                           | 1]                                                                                                                                                                                                                                                                                                                                    |      |

# Repeated Indirect Call Misprediction

```
4:41:40.238 PM FromAddr=0x7612c498 , IntAddr=0x759a68ef , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7612c171 , IntAddr=0x762bc470 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7610cc50 , IntAddr=0x759a68ef , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7612c847 , IntAddr=0x759a68f2 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7612d0b3 , IntAddr=0x762bc470 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x761bc426 , IntAddr=0x759a68f5 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x761bc453 , IntAddr=0x759a68f5 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7610d9e7 , IntAddr=0x759a68f5 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7610e0a1 , IntAddr=0x7610e0a8 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x761465f3 , IntAddr=0x759a68f2 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7610dc15 , IntAddr=0x759a68f2 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7612c7d4 , IntAddr=0x7612c7db , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7612c1c2 , IntAddr=0x759a68f2 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7612c1f8 , IntAddr=0x759a68f2 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7612c192 , IntAddr=0x759a68f5 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7610db94 , IntAddr=0x759a68f5 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7612c22b , IntAddr=0x759a68f5 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7612c259 , IntAddr=0x759a68f5 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x76115672 , IntAddr=0x762bc478 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7612c043 , IntAddr=0x762bc470 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7610d68b , IntAddr=0x759a68f5 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7610d248 , IntAddr=0x77942dd6 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x761bc9f2 , IntAddr=0x77942dd6 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x761bc426 , IntAddr=0x759a68f5 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7610d9af , IntAddr=0x77942dd6 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x761bc854 , IntAddr=0x77942dd6 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7612c7d4 , IntAddr=0x762bc478 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7612c1c2 , IntAddr=0x759a68f5 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x76115120 , IntAddr=0x759a68f5 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x761150c6 , IntAddr=0x762bc472 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x761bc426 , IntAddr=0x762bc478 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7612c1c2 , IntAddr=0x762bc470 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7612c1f8 , IntAddr=0x759a68f5 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7612c192 , IntAddr=0x759a68f5 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x7610db94 , IntAddr=0x759a68f5 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x761bc9f2 , IntAddr=0x77942de0 , ToAddr=0x762bfd8d
4:41:40.238 PM FromAddr=0x761bc854 , IntAddr=0x77942dd6 , ToAddr=0x762bfd8d
```

#### Global Events

- Without MSR enabling/disabling during OS Scheduler
  - The event could happen on every code on logical processor whatever the process
- With proper MSR enabling/disabling during context switch, performance will be improved
  - > For example, 5-6 events on target CR3 per 10K



#### LBR Record

- Must freeze LBRs on PMI
- > MSRs
  - > MSR\_LASTBRANCH\_TOS
  - > MSR LASTBRANCH X FROM IP
  - MSR\_LASTBRANCH\_X\_TO\_IP



Figure 17-3. IA32\_DEBUGCTL MSR for Processors based on Intel Core microarchitecture

#### MSR\_LASTBRANCH\_X\_FROM\_IP/MSR\_LASTB RANCH\_X\_TO\_IP

- > Silvermont
  - MSR\_LASTBRANCH\_0\_FROM\_IP (address 40H)
  - MSR\_LASTBRANCH\_0\_TO\_IP (address 60H)
- > Haswell
  - MSR\_LASTBRANCH\_0\_FROM\_IP (address 680H)
  - MSR\_LASTBRANCH\_0\_TO\_IP (address 6C0H)

#### Bonus

- Improved LIFO filter to capture Call Stack
  - Block simple repeated LBR FLUSH

Table 17-11. MSR\_LBR\_SELECT for Intel® microarchitecture code name Haswell

| Bit Field                 | Bit Offset | Access | Description                                                                              |
|---------------------------|------------|--------|------------------------------------------------------------------------------------------|
| CPL_EQ_0                  | 0          | R/W    | When set, do not capture branches occurring in ring 0                                    |
| CPL_NEQ_0                 | 1          | R/W    | When set, do not capture branches occurring in ring >0                                   |
| JCC                       | 2          | R/W    | When set, do not capture conditional branches                                            |
| NEAR_REL_CALL             | 3          | R/W    | When set, do not capture near relative calls                                             |
| NEAR_IND_CALL             | 4          | R/W    | When set, do not capture near indirect calls                                             |
| NEAR_RET                  | 5          | R/W    | When set, do not capture near returns                                                    |
| NEAR_IND_JMP              | 6          | R/W    | When set, do not capture near indirect jumps except near indirect calls and near returns |
| NEAR_REL_JMP              | 7          | R/W    | When set, do not capture near relative jumps except near relative calls.                 |
| FAR_BRANCH                | 8          | R/W    | When set, do not capture far branches                                                    |
| EN_CALLSTACK <sup>1</sup> | 9          |        | Enable LBR stack to use LIFO filtering to capture Call stack profile                     |
| Reserved                  | 63:10      |        | Must be zero                                                                             |

# Summary

- Most Exploits will cause branch misprediction with unintended/intended code
- Branch mispredicted events are useful to detect exploits with minimized performance impacts
- APSA13-2 exploit was successfully detected by branch mispredicted based approach

# Thanks!



#### Xiaoning.li@intel.com mcrouse@seas.harvard.edu

Acknowledge Haifei Li and Dave Marcus' review!

#### Reference

- [1] White Phosphorus Exploit Pack Sayonara ASLR DEP Bypass Technique, http://www.whitephosphorus.org/sayonara.txt
- [2] Active Zero-Day Exploit Targets Internet Explorer Flaw, http://blogs.mcafee.com/mcafee-labs/active-zero-day-exploit-targets-internet-explorer-flaw
- [3] Smashing the Heap with Vector: Advanced Exploitation Technique in Recent Flash Zero-day Attack, Haifei Li
- [4] Interpreter Exploitation: Pointer Inference and JIT Spraying, Dion Blazakis, BlackHat DC 2010
- [5] Attacking the Windows 7/8 Address Space Randomization, http://kingcope.wordpress.com/2013/01/24/attacking-the-windows-78-address-space-randomization
- [6] DEP/ASLR bypass without ROP/JIT, Yang Yu, CanSecWest 2013
- [7] The BlueHat Prize, http://www.microsoft.com/security/bluehatprize
- [8] kBouncer: Efficient and Transparent ROP Mitigation, Vasilis Pappas
- [9] Taming the ROPe on Sandy Bridge, Georg Wicherski, SysCan 2013
- [10] Security Breaches as PMU Deviation: Detecting and Identifying

Security Attacks Using Performance Counters, Liwei Yuan etc, APSYS 2011

- [11] Intel® 64 and IA-32 Architectures Software Developer's Manual Combined Volumes:1, 2A, 2B, 2C, 3A, 3B, and 3C, www.intel.com
- [12] PRACTICAL RETURN-ORIENTED PROGRAMMING, Dino Dai Zovi, RSA 2010
- [13] The Past, Present, and Future of Flash Security, Haifei Li, SysCan360 2012
- [14] return oriented exploitation, Dino Dai Zovi, Blackhat 2010
- [15] Security Mitigations for Return-Oriented Programming Attacks, Piotr Bania, http://piotrbania.com/all/articles/pbania\_rop\_mitigations2010.pdf

# Backup

#### **Architectural Performance Monitoring Version 1**

- Bit field layout of IA32\_PERFEVTSELx is consistent across micro architectures
- Addresses of IA32\_PERFEVTSELx MSRs remain the same across micro architectures
- Addresses of IA32\_PMC MSRs remain the same across micro architectures
- Each logical processor has its own set of IA32\_PERFEVTSELx and IA32\_PMCx MSRs. Configuration facilities and counters are not shared between logical processors sharing a processor core

# Architectural Performance Monitoring Version 1 Facilities

- ➤ IA32\_PMCx MSRs start at address 0C1H and occupy a contiguous block of MSR address space the number of MSRs per logical processor is reported using CPUID.0AH:EAX[15:8]
- ➤ IA32\_PERFEVTSELx MSRs start at address 186H and occupy a contiguous block of MSR address space.
- ➤ The bit width of an IA32\_PMCx MSR is reported using the CPUID.0AH:EAX[23:16]. This the number of valid bits for read operation. On write operations, the lower-order 32 bits of the MSR may be written with any value, and the high-order bits are signextended from the value of bit 31
- Bit field layout of IA32\_PERFEVTSELx MSRs is defined architecturally