

# V850E/Dx3 - DJ3/DL3

32-bit Single-Chip Microcontroller

μPD70F3421 μPD70F3422 μPD70F3423 μPD70F3424 μPD70F3425 μPD70F3426A μPD70F3427

All information contained in these materials, including products and product specifications, represents information on the product at the time of publication and is subject to change by Renesas Electronics Corp. without notice. Please review the latest information published by Renesas Electronics Corp. through various means, including the Renesas Electronics Corp. website (http://www.renesas.com).

## **Table of Contents**

| Chap               | ter 1   | Overview                                                                                                    | 6  |
|--------------------|---------|-------------------------------------------------------------------------------------------------------------|----|
| 1.1                | Genera  | ป                                                                                                           | 6  |
|                    |         |                                                                                                             |    |
| Chap               | ter 2   | Pinout Information                                                                                          | 9  |
| 2.1                |         | nfiguration μPD70F3427                                                                                      |    |
| 2.2                | Pin cor | nfiguration µPD70F3426A, µPD70F3425, µPD70F3424                                                             | 10 |
| 2.3                | Pin cor | nfiguration μPD70F3423, μPD70F3422, μPD70F3421                                                              | 11 |
| 2.4                | Pin Gro | oup information                                                                                             | 12 |
|                    |         |                                                                                                             |    |
| Chap               | ter 3   | Absolute Maximum Ratings                                                                                    | 13 |
| Chan               | ter 4   | General Characteristics                                                                                     | 17 |
| 4.1                |         | ements for external connections                                                                             |    |
| 4.1                | -       | tance connected to REGCx                                                                                    |    |
| 4.2                | -       | scillator Characteristics                                                                                   |    |
| 4.3<br>4.4         |         | scillator Characteristics                                                                                   |    |
| 4.4<br>4.5         |         | eral PLL Characteristics                                                                                    |    |
| 4.5<br>4.6         | -       |                                                                                                             |    |
| 4.0<br>4.7         | -       | Spectrum PLL Characteristics                                                                                |    |
| 4. <i>1</i><br>4.8 | •       | pacitances                                                                                                  |    |
| 4.0                | 1/O Cap | decitances                                                                                                  | 23 |
| Chap               | ter 5   | Operation Conditions                                                                                        | 24 |
| 5.1                | CPU C   | lock                                                                                                        | 24 |
| 5.2                | Periph  | eral Clock                                                                                                  | 25 |
| 5.3                | AC Loa  | ad Condition - Single Pin Switching                                                                         | 26 |
|                    | 5.3.1   | Output Pins - Single Pin Switching                                                                          |    |
|                    | 5.3.2   | Input Pins - Capacitive Loading                                                                             |    |
| Chan               | tor 6   | DC Characteristics                                                                                          | ഹ  |
| •                  |         |                                                                                                             |    |
| 6.1                |         | al DC Characteristics                                                                                       |    |
| 6.2                |         | oup 1                                                                                                       |    |
| 6.3                | •       | oup 2: RESET and FLMD0                                                                                      |    |
| 6.4                | •       | oup 2: P07                                                                                                  |    |
| 6.5                |         | Input                                                                                                       | 35 |
| 6.6                |         | oup 3: GPIO and LCD Bus Interface (μPD70F3426A, μPD70F3425,<br>F3424, μPD70F3423, μPD70F3422, μPD70F3421)37 |    |
| 6.7                | Pin Gro | oup 3: GPIO and LCD Bus and external Memory Interface (μPD70F3427)                                          | 39 |
| 6.8                | Pin Gro | oup 6: External Memory Interface (μPD70F3427)                                                               | 40 |
| 6.9                | LCD C   | ommon and Segment Lines                                                                                     | 41 |
| 6.10               | Steppe  | r Motor Driver IO                                                                                           | 43 |
| 6.11               | Curren  | t Limit Function of I/O buffers                                                                             | 48 |
| 6.12               | Supply  | Current                                                                                                     | 50 |
| Chan               | ter 7   | AC Characteristics                                                                                          | 56 |
| •                  |         |                                                                                                             |    |
| 7.1                |         | st Input/Output Waveform                                                                                    |    |
| 7.2                | AC TES  | st Load Condition                                                                                           | ၁၆ |

| 7.3  | Reset    |                                                                                                    | 57       |
|------|----------|----------------------------------------------------------------------------------------------------|----------|
| 7.4  | Interrup | ot Timing                                                                                          | 58       |
| 7.5  | Periphe  | ral Function Characteristics                                                                       | 59       |
|      | 7.5.1    | Timer P                                                                                            | 59       |
|      | 7.5.2    | Timer G                                                                                            | 60       |
|      | 7.5.3    | UARTA                                                                                              | 60       |
|      | 7.5.4    | CAN                                                                                                | 60       |
|      | 7.5.5    | CSIB (High Voltage Operation)                                                                      | 61       |
|      | 7.5.6    | CSIB (Low Voltage Operation)                                                                       | 64       |
|      | 7.5.7    | l <sup>2</sup> C                                                                                   | 67       |
| 7.6  | LCD Bu   | s Interface                                                                                        | 69       |
| 7.7  | Externa  | Il Memory Access (μPD70F3427)                                                                      | 72       |
|      | 7.7.1    | Asynchronous bus timing                                                                            | 72       |
|      | 7.7.2    | Synchronous Bus Timing                                                                             | 76       |
| Chan | ter 8    | Analog Functions                                                                                   | 80       |
|      |          |                                                                                                    |          |
| 8.1  |          | nverter                                                                                            |          |
| 8.2  |          | On Clear                                                                                           |          |
| 8.3  | voitage  | Comparator                                                                                         | 82       |
| Chap | ter 9    | Flash Memory                                                                                       | 83       |
| 9.1  | Basic C  | haracteristics                                                                                     | 83       |
| 9.2  | Flash M  | lemory Characteristics                                                                             | 84       |
| 9.3  | Special  | Conditions for End-of-Line Programming                                                             | 85       |
| 9.4  | Serial V | Vrite Operation Characteristics                                                                    | 87       |
| Chan | tor 10   | Special Conditions for Device Operation at extende                                                 | <b>5</b> |
| Спар | tei iu   | Operating Temperature Rangess                                                                      | ;u       |
|      |          |                                                                                                    |          |
| Chap | ter 11   | Package                                                                                            | 93       |
| 11.1 | Packag   | e of μPD70F3426AGJ, μPD70F3425GJ, μPD70F3424GJ, μPD70F3423GJ<br><del>3</del> 422GJ, μPD70F3421GJ93 | ١,       |
| 11.2 | -        | e of μPD70F3427GD                                                                                  | 94       |
| 11.3 | •        | I Resistance.                                                                                      |          |
|      |          |                                                                                                    |          |
| Chap | ter 12   | Recommended Soldering Conditions                                                                   | 96       |
| 12.1 | Descrip  | tion of Recommended Conditions                                                                     | 96       |
|      | 12.1.1   | Soldering process                                                                                  | 96       |
|      | 12.1.2   | Peak temperature                                                                                   | 97       |
|      | 12.1.3   | Baking time                                                                                        | 97       |
|      | 12.1.4   | Exposure limit                                                                                     | 97       |
|      | 12.1.5   | Number of soldering process                                                                        | 98       |
| 12.2 | Recom    | mended Conditions of IR60-207-3                                                                    | 99       |
| Appe | ndix A   | Revision History                                                                                   | 100      |

#### **Notice**

- All information included in this document is current as of the date this document is issued. Such
  information, however, is subject to change without any prior notice. Before purchasing or using any
  Renesas Electronics products listed herein, please confirm the latest product information with a
  Renesas Electronics sales office. Also, please pay regular and careful attention to additional and
  different information to be disclosed by Renesas Electronics such as that disclosed through our
  website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 2. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 3. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 4. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 5. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 6. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics.

The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.

"Standard": Computers; office equipment; communications equipment; test and

measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control

systems; anti-disaster systems; anti-crime systems; safety equipment; and

medical equipment not specifically designed for life support.

"Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control

systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to

human life.

- 7. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 8. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semi-conductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 9. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 10. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 11. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

### **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at power-on

The state of the product is undefined at the moment when power is supplied.

 The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.

In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

#### 3. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited.

 The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

 The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.



Chapter 1 Overview

## **Chapter 1 Overview**

The V850E/Dx3 - DJ3/DL3 is a product in Renesas Electronics V850 family of single-chip microcontrollers designed for Automotive applications.

#### 1.1 General

The V850E/Dx3 - DJ3/DL3 single-chip microcontroller is a member of Renesas Electronics V850 32-bit RISC family, which match the performance gains attainable with RISC-based controllers to the needs of embedded control applications. The V850 CPU offers easy pipeline handling and programming, resulting in compact code size comparable to 16-bit CISC CPUs.

The V850E/Dx3 - DJ3/DL3 provides an excellent combination of general purpose peripheral functions, like serial communication interfaces (UART, clocked SI), Timers and measurement inputs (A/D converter), with dedicated CAN network support. Control and driver for 6 stepper motors are included.

The device offers power-saving modes to manage the power consumption effectively under varying conditions.

Thus equipped, the V850E/Dx3 - DJ3/DL3 is ideally suited for automotive applications, like dashboard or body. It is also an excellent choice for other applications where a combination of sophisticated peripheral functions and CAN network support is required.

This specification covers the following devices of the family:

| Family Code | Product Code               | Internal<br>Flash | Internal<br>RAM | LCD Control      | Other<br>Peripherals       |
|-------------|----------------------------|-------------------|-----------------|------------------|----------------------------|
| DL3         | μPD70F3427GD(A)-LML-QS-AX  | 1024 KB           | 60 KB           | LCD I/F          | Full set<br>+ ext. Mem I/F |
| DJ3         | μPD70F3426AGJ(A)-GAE-QS-AX | 2048 KB           | 84 KB           | LCD I/F          | Full set                   |
| DJ3         | μPD70F3425GJ(A)-GAE-QS-AX  | 1024 KB           | 32 KB           | LCD I/F          | Full set                   |
| DJ3         | μPD70F3424GJ(A)-GAE-QS-AX  | 512 KB            | 24 KB           | LCD I/F          | Full set                   |
| DJ3         | μPD70F3423GJ(A)-GAE-QS-AX  | 512 KB            | 20 KB           | LCD I/F, LCD C/D | Reduced set                |
| DJ3         | μPD70F3422GJ(A)-GAE-QS-AX  | 384 KB            | 20 KB           | LCD I/F, LCD C/D | Reduced set                |
| DJ3         | μPD70F3421GJ(A)-GAE-QS-AX  | 256 KB            | 12 KB           | LCD I/F, LCD C/D | Reduced set                |

The following table gives a more detailed overview of the different derivates and their major features.

Chapter 1 Overview

|                   |                   | 0.10/1010/ |                    |            | 102011       | מו מו שטייטיי |             |            |
|-------------------|-------------------|------------|--------------------|------------|--------------|---------------|-------------|------------|
| Selles            | Series name       | V03UE/DL3  |                    |            | loce v       | 2/003         |             |            |
| Part Number       | umber             | uDP70F3427 | uDP70F3426A        | uDP70F3425 | uDP70F3424   | uDP70F3423    | uDP70F3422  | uPD70F3421 |
| Technology        |                   |            |                    |            | MF2 (Flash)  |               |             |            |
| Internal memory   | Flash             | 1 MB       | 2 MB <sup>a</sup>  | 1 MB       | 512          | 512 KB        | 384 KB      | 256 KB     |
|                   | RAM               | 60 KB      | 84 KB <sup>b</sup> | 32 KB      | 24 KB        | 20 KB         | 20 KB       | 12 KB      |
| DMA               |                   |            |                    |            | 4 ch         |               |             |            |
| Operating Clock   | Main (internal)   |            | 64 MHz typ.        | z typ.     |              |               | 32 MHz typ. |            |
|                   | Ring-OSC          |            |                    |            | 240 kHz typ. |               |             |            |
|                   | Subclock          |            |                    |            | 32 kHz typ.  |               |             |            |
| I/O ports         |                   | 101        |                    |            | 6            | 86            |             |            |
| Input ports       |                   |            |                    |            | 16           |               |             |            |
| A/D converter     |                   |            | 16 ch              | ch         |              |               | 12 ch       |            |
| Timers            | TMY               |            |                    |            | 1 ch         |               |             |            |
|                   | TMZ               |            | 10 ch              | ch         |              |               | 6 ch        |            |
|                   | TMP               |            |                    |            | 4 ch         |               |             |            |
|                   | TMG               |            |                    |            | 3 ch         |               |             |            |
|                   | WDT               |            |                    |            | provided     |               |             |            |
|                   | Watch             |            |                    |            | provided     |               |             |            |
|                   | Watch calibration |            |                    |            | provided     |               |             |            |
| Serial interfaces | AFCAN             | 3 ch       | 2 ch               |            |              | 3 ch          |             |            |
|                   | UARTA             |            |                    |            | 2 ch         |               |             |            |
| Serial interfaces | CSIB              |            | 3 8                | ch         |              |               | 2 ch        |            |
|                   | Oll               |            |                    |            | 2 ch         |               |             |            |
| Interrupts        | External          |            | 8                  |            |              |               | 7           |            |
|                   | Internal          |            | 92                 | 9          |              |               | 92          |            |
|                   | NMI               |            |                    |            | 2 ch         |               |             |            |
|                   |                   |            |                    |            |              |               |             |            |

Chapter 1 Overview

| Series            | Series name                    | V850E/DL3   |                                  |                                        | V850E/DJ3                                                                                                                                                                | E/DJ3                                      |                                  |            |
|-------------------|--------------------------------|-------------|----------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------------------------------|------------|
| Part N            | Part Number                    | uDP70F3427  | uDP70F3426A                      | uDP70F3425                             | uDP70F3424                                                                                                                                                               | uDP70F3423                                 | uDP70F3422                       | uPD70F3421 |
| Other functions   | ROM correction                 |             |                                  |                                        | 8ch (DBTRAP)                                                                                                                                                             |                                            |                                  |            |
|                   | POC                            |             |                                  |                                        | Provided                                                                                                                                                                 |                                            |                                  |            |
|                   | Voltage<br>comparator          |             |                                  |                                        | 2 ch                                                                                                                                                                     |                                            |                                  |            |
|                   | Clock<br>supervision           |             |                                  |                                        | Provided                                                                                                                                                                 |                                            |                                  |            |
|                   | Sound<br>generator             |             |                                  |                                        | 1 ch                                                                                                                                                                     |                                            |                                  |            |
|                   | Stepper motor<br>C/D           |             |                                  |                                        | 6 ch                                                                                                                                                                     |                                            |                                  |            |
|                   | CD C/D                         |             | none                             | er er                                  |                                                                                                                                                                          |                                            | 40 × 4                           |            |
|                   | LCD I/F                        |             |                                  |                                        | Provided                                                                                                                                                                 |                                            |                                  |            |
|                   | Auxilliary<br>frequency output |             |                                  |                                        | Provided                                                                                                                                                                 |                                            |                                  |            |
|                   | On-Chip debug                  |             |                                  |                                        | Provided                                                                                                                                                                 |                                            |                                  |            |
|                   | External Mem I/F               | Provided    |                                  |                                        | ou                                                                                                                                                                       | none                                       |                                  |            |
| Operating voltage |                                |             | 3.2v to 5.5V for<br>Full operati | core functions, AD(on in range from 4. | 3.2v to 5.5V for core functions, ADC and StepperMotor C/D, 3.0V to 5.5V for all other I/O Full operation in range from 4.0V to 5.5V due to POC function (8.2 on page 81) | r C/D, 3.0V to 5.5V<br>POC function (8.2 o | for all other I/O<br>in page 81) |            |
| Package           |                                | 208-pin QFP |                                  |                                        | 144-pi                                                                                                                                                                   | 144-pin QFP                                |                                  |            |
|                   |                                |             |                                  |                                        |                                                                                                                                                                          |                                            |                                  |            |

For the DJ3 derivative µPD70F3426A, the upper 1MB of the flash memory is connected to the internal system bus (VSB). In case of performing consec-In case a random access is applied to that part of the flash-memory, this access requires four cycles. For the DJ3 derivative µPD70F3426A, the upper 24kB of the internal RAM is connected to the internal system bus (VSB). In case of performing consecutive accesses to that part of the flash-memory, a 32-bit data access requires two cycles. a

utive accesses to that part of the internal RAM, a 32-bit data access requires two cycles. In case a random access is applied to that part of the internal RAM area that access requires two cycles.

â

## **Chapter 2 Pinout Information**

### 2.1 Pin configuration µPD70F3427

• μPD70F3427GD



Figure 2-1 Pin Configuration μPD70F3427

# 2.2 Pin configuration μPD70F3426A, μPD70F3425, μPD70F3424

- μPD70F3426AGJ
- µPD70F3425GJ
- μPD70F3424GJ



Figure 2-2 Pin Configuration μPD70F3426A, μPD70F3425, μPD70F3424

**Note** CRXD2, CTXD2 not available on μPD70F3426A.

# 2.3 Pin configuration μPD70F3423, μPD70F3422, μPD70F3421

- μPD70F3423GJ
- µPD70F3422GJ
- μPD70F3421GJ



Figure 2-3 Pin Configuration μPD70F3423, μPD70F3422, μPD70F3421

### 2.4 Pin Group information

```
    Pin Groups 1x: Pins supplied by BV<sub>DD5</sub> Note1

   1A: (P00-06, P50-55, P84)
   1B: (P16-17, P30-31, P40-42, P46-47, P56-57, P100-103)
   1C: (P20-27, P34-37, P60-67)
   1D: (P43-45, P80-83, P85)

    Pin Groups 1x: Pins supplied by BV<sub>DD5</sub> Note2

   1A: (P00-06, P50-55, P84)
   1B: (P16-17, P30-31, P40-42, P46-47, P56-57, P100-103)
   1C: (P20-27, P34-37, P60-61)
   1D: (P62-67, P43-45, P80-83, P85)

    Pin Group 2: Pins supplied by V<sub>DD5</sub>

  2: ( RESET, FLMD0, P07 )

    Pin Group 3<sup>Note1</sup>: GPIO and LCD Bus interface supplied by DV<sub>DD5</sub>

  3: (P32-33, P86-87, P90-97, P104-107)

    Pin Group 3<sup>Note2</sup>: GPIO and LCD Bus and external memory interface

  supplied by DV<sub>DD5</sub>
  3: (P32-33, P86-87, P90-97, P104-107, P141-142)
   3A: (P94-97)
  3B: (P90-93)
  3C: (P33, P104-107)
  3D: (P32, P86-87, P141-142)

    Pin Group 4: Stepper Motor outputs supplied by SMV<sub>DD5</sub>

  4A: (P110-117, P120-123)
  4B: (P124-127, P130-137)

    Pin Group 5: ADC Inputs supplied by AV<sub>DD</sub>

  5: (P70...P715)

    Pin Group 6<sup>Note2</sup>: External memory Interface supplied by MV<sub>DD5</sub>

  6: (A0-23, D0-15, CS0-1, CS3-4, WAIT, RD, WR, BE0-1, P140)
  6A: ( RD, WR, BE0-1, P140)
  6B: ( CS0-1, CS3-4, WAIT )
  6C: (D0-4)
  6D: (D5-9)
  6E: (D10-14)
  6F: (D15, A0-3)
  6G: (A4-18)
  6H: (A9-13)
  6I: (A14-18)
  6J: (A19-23)

    Pin Group 8: Voltage Comparator Inputs supplied by AV<sub>DD</sub>

  8: ( VCMP0-1)
```

- **Note** 1. μPD70F3426A, μPD70F3425, μPD70F3424, μPD70F3423, μPD70F3422, μPD70F3421
  - 2. µPD70F3427

## **Chapter 3 Absolute Maximum Ratings**

Condition 1:  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

Operation Modes: RUN, HALT, IDLE

Power dissipation: < 1.3W (µPD70F3427)

 $< 1.2W \;\; (\mu PD70F3426A, \; \mu PD70F3425, \; \mu PD70F3424)$ 

< 1.0W (μPD70F3423, μPD70F3422, μPD70F3421)

Duration: 15000 hours

 $V_{SS5} = 0V$ 

Condition 2:  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

Operation Modes: WATCH, Sub-WATCH, STOP, Sub-Clock CPU Operation

Power dissipation: < 0.5W

Duration: 15 years

 $V_{SS5} = 0V$ 

Table 3-1 Absolute maximum ratings

| Par                  | ameter                       | Symbol                         | Test Conditions                             | Ratings <sup>a</sup> | Unit |
|----------------------|------------------------------|--------------------------------|---------------------------------------------|----------------------|------|
| Supply voltage       |                              | $V_{DD5}$                      |                                             | -0.5 ~ +6.5          | V    |
|                      |                              | AV <sub>DD</sub>               |                                             | -0.5 ~ +6.5          | V    |
|                      |                              | AV <sub>REF</sub>              | ]                                           | -0.5 ~ +6.5          | V    |
|                      |                              | BV <sub>DD5</sub>              |                                             | -0.5 ~ +6.5          | V    |
|                      |                              | DV <sub>DD5</sub>              |                                             | -0.5 ~ +6.5          | V    |
|                      |                              | SMV <sub>DD5</sub>             |                                             | -0.5 ~ +6.5          | V    |
|                      |                              | MV <sub>DD5</sub> <sup>b</sup> |                                             | -0.5 ~ +6.5          | V    |
|                      |                              | AV <sub>SS</sub>               |                                             | -0.5 ~ +0.5          | V    |
|                      |                              | BV <sub>SS5</sub>              |                                             | -0.5 ~ +0.5          | V    |
|                      |                              | DV <sub>SS5</sub>              |                                             | -0.5 ~ +0.5          | V    |
|                      |                              | SMV <sub>SS5</sub>             |                                             | -0.5 ~ +0.5          | V    |
|                      |                              | MV <sub>SS5</sub> b            |                                             | -0.5 ~ +0.5          | V    |
| Input voltage        | Group 1                      | V <sub>I1</sub>                | $V_{11} < BV_{DD5} + 0.5 V$                 | -0.5 ~ + 6.5         | V    |
|                      | Group 2                      | V <sub>I2</sub>                | $V_{12} < V_{DD5} + 0.5 V$                  | -0.5 ~ + 6.5         | V    |
|                      | Group 3                      | V <sub>I3</sub>                | V <sub>I3</sub> < DV <sub>DD5</sub> + 0.5 V | -0.5 ~ + 6.5         | V    |
|                      | Group 4                      | V <sub>I4</sub>                | $V_{14} < SMV_{DD5} + 0.5 V$                | -0.5 ~ + 6.5         | V    |
|                      | Group 5, 8<br>AVREF          | V <sub>IA</sub>                | V <sub>IA</sub> < AV <sub>DD</sub> + 0.5 V  | -0.5 ~ + 6.5         | V    |
|                      | Group 6 b                    | V <sub>I6</sub>                | $V_{IM} < MV_{DD5} + 0.5 V$                 | -0.5 ~ + 6.5         | V    |
| Special <sup>c</sup> | X1, X2, XT1,<br>XT2, REGC0-2 | V <sub>IS</sub>                |                                             | -0.5 ~ + 3.6         | V    |

Table 3-1 Absolute maximum ratings (Continued)

| Parameter                       | Symbol            | Test Conditions | Ratings <sup>a</sup> | Unit |
|---------------------------------|-------------------|-----------------|----------------------|------|
| Output voltage                  | V <sub>O</sub>    |                 | -0.5 ~ +6.5          | V    |
| Operating temperature (ambient) | T <sub>OPR</sub>  |                 | -40 ~ +85            | °C   |
| Storage temperature             | T <sub>STGB</sub> |                 | -40 ~ +150           | °C   |

a) Currents are average current over the given life time. Transient currents are not relevant as long as the average of transient is below the given value.

Note Refer to "Pinout Information" on page 9 for pin to group association.

- $V_{DD5}$  is the supply voltage for the internal voltage regulators applied to pins  $V_{DD5x}$ .
- V<sub>SS5</sub> is the ground for the internal logic applied to pins V<sub>SS5x</sub>.
- A<sub>VDD</sub> is the supply for analog part of the A/D converter.
- A<sub>VSS</sub> is the ground for the analog part of the A/D converter.
- BV<sub>DD5</sub> is the supply voltage for the I/O buffers applied to pins BV<sub>DD5x</sub>.
- BV<sub>SS5</sub> is the ground for the I/O buffers applied to pins BV<sub>SS5x</sub>.
- DV<sub>DD5</sub> is the supply voltage for the I/O buffers that support the LCD bus I/F applied to pins DV<sub>DD5x</sub>.
- DV<sub>SS5</sub> is the ground for the I/O buffers that support the LCD bus I/F applied to pins DV<sub>SS5x</sub>.
- SMV<sub>DD5</sub> is the supply voltage for the I/O buffers of the stepper motor drivers applied to pins SMV<sub>DD5x</sub>.
- SMV<sub>SS5</sub> is the ground for the I/O buffers of the stepper motor drivers applied to pins SMV<sub>SS5x.</sub>
- μPD70F3427 only:
- MV<sub>DD5</sub> is the supply voltage for the I/O buffers of the external memory interface applied to pins MV<sub>DD5x</sub>.
- MV<sub>SS5</sub> is the ground for the I/O buffers of the external memory interface applied to pins MV<sub>SS5x.</sub>

b) xxx μPD70F3427 only

These pins are for special use only and should not be used for other connections than specified. Pins operate with the internal generated core voltage.

Table 3-2 Absolute maximum ratings currents

| Par          | rameter  | Symbol               | Test Conditions                    | Ratings<br>average <sup>a</sup> | Ratings<br>peak <sup>b</sup> | Unit |
|--------------|----------|----------------------|------------------------------------|---------------------------------|------------------------------|------|
| Output       | 1 pin    | I <sub>OL1</sub>     | Groups 1A, 1B, 1C, 1D              | 30                              | 50                           | mA   |
| current low  | All pins | I <sub>OLA1A</sub>   | Group 1A                           | 50                              | 100                          | mA   |
|              | All pins | I <sub>OLA1B</sub>   | Group 1B                           | 50                              | 100                          | mA   |
|              | All pins | I <sub>OLA1SAB</sub> | Sum of Groups 1A, 1B               | 100                             | 200                          | mA   |
|              | All pins | I <sub>OLA1C</sub>   | Group 1C                           | 50                              | 100                          | mA   |
|              | All pins | I <sub>OLA1D</sub>   | Group 1D                           | 50                              | 100                          | mA   |
|              | All pins | I <sub>OLA1SCD</sub> | Sum of Groups 1C, 1D               | 100                             | 200                          | mA   |
|              | 1 pin    | I <sub>OL3</sub>     | Group 3 <sup>c</sup>               | 30                              | 50                           | mA   |
|              | All pins | I <sub>OLA3</sub>    |                                    | 50                              | 100                          | mA   |
|              | 1 pin    | I <sub>OL3</sub>     | Groups 3A, 3B, 3C, 3D <sup>d</sup> | 30                              | 50                           | mA   |
|              | All pins | I <sub>OLA3</sub>    |                                    | 50                              | 100                          | mA   |
|              | All pins | I <sub>OLA3SAB</sub> | Sum of Groups 3A, 3B <sup>d</sup>  | 100                             | 200                          | mA   |
|              | All pins | I <sub>OLA3SCD</sub> | Sum of Groups 3C, 3D d             | 100                             | 200                          | mA   |
|              | 1 pin    | I <sub>OL4A</sub>    | Group 4A                           | 45                              | 55                           | mA   |
|              | All pins | I <sub>OLA4A</sub>   |                                    | 200                             | 270                          | mA   |
|              | 1 pin    | I <sub>OL4B</sub>    | Group 4B                           | 45                              | 55                           | mA   |
|              | All pins | I <sub>OLA4B</sub>   |                                    | 200                             | 270                          | mA   |
|              | All pins | I <sub>OL5</sub>     | Group 5 <sup>e</sup>               | 32                              | 32                           |      |
|              | 1 pin    | I <sub>OL6</sub>     | Group 6 <sup>d</sup>               | 30                              | 50                           | mA   |
|              | All pins | I <sub>OLA6</sub>    |                                    | 70                              | 300                          | mA   |
|              | All pins | I <sub>OL8</sub>     | Group 8 <sup>e</sup>               | 4                               | 4                            | mA   |
| Output       | 1 pin    | I <sub>OH1</sub>     | Groups 1A, 1B, 1C, 1D              | -30                             | -50                          | mA   |
| current high | All pins | I <sub>OHA1A</sub>   | Group 1A                           | -50                             | -100                         | mA   |
|              | All pins | I <sub>OHA1B</sub>   | Group 1B                           | -50                             | -100                         | mA   |
|              | All pins | I <sub>OHA1SAB</sub> | Sum of Groups 1A, 1B               | -100                            | -200                         | mA   |
|              | All pins | I <sub>OHA1C</sub>   | Group 1C                           | -50                             | -100                         | mA   |
|              | All pins | I <sub>OHA1D</sub>   | Group 1D                           | -50                             | -100                         | mA   |
|              | All pins | I <sub>OHA1SCD</sub> | Sum of Groups 1C, 1D               | -100                            | -200                         | mA   |
|              | 1 pin    | I <sub>OH3</sub>     | Group 3 <sup>c</sup>               | -30                             | -50                          | mA   |
|              | All pins | I <sub>OHA3</sub>    |                                    | -50                             | -100                         | mA   |
|              | 1 pin    | I <sub>OH3</sub>     | Groups 3A, 3B, 3C, 3D <sup>d</sup> | -30                             | -50                          | mA   |
|              | All pins | I <sub>OHA3</sub>    |                                    | -50                             | -100                         | mA   |
|              | All pins | I <sub>OHA3SAB</sub> | Sum of Groups 3A, 3B d             | -100                            | -200                         | mA   |
|              | All pins | I <sub>OHA3SCD</sub> | Sum of Groups 3C, 3D d             | -100                            | -200                         | mA   |
|              | 1 pin    | I <sub>OH4A</sub>    | Group 4A                           | -45                             | -55                          | mA   |
|              | All pins | I <sub>OHA4A</sub>   |                                    | -200                            | -270                         | mA   |
|              | 1 pin    | I <sub>OH4B</sub>    | Group 4B                           | -45                             | -55                          | mA   |
|              | All pins | I <sub>OHA4B</sub>   | 1                                  | -200                            | -270                         | mA   |

Table 3-2 Absolute maximum ratings currents (Continued)

| Pai          | rameter  | Symbol            | Test Conditions      | Ratings<br>average <sup>a</sup> | Ratings<br>peak <sup>b</sup> | Unit |
|--------------|----------|-------------------|----------------------|---------------------------------|------------------------------|------|
| Output       | All pins | I <sub>OH5</sub>  | Group 5 <sup>e</sup> | -32                             | -32                          | mA   |
| current high | 1 pin    | I <sub>OH6</sub>  | Group 6 <sup>d</sup> | -30                             | -50                          | mA   |
|              | All pins | I <sub>OHA6</sub> |                      | -70                             | -300                         | mA   |
|              | All pins | I <sub>OH8</sub>  | Group 8 <sup>e</sup> | -4                              | -4                           | mA   |

Average currents are average current over the given life time. Transient currents are not relevant as long as the average of transient is below the given value.

**Table 3-3 Power Supply Restrictions** 

| Parameter                                    | Symbol               | Test Conditions                                                                                                                                                      | Ratings    | Unit |
|----------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|
| Supply voltage up/<br>down ramp <sup>a</sup> | V <sub>DDRAMP</sub>  |                                                                                                                                                                      | ≤ 50       | V/ms |
| Low voltage<br>duration <sup>b</sup>         | t <sub>VDD5Low</sub> | $\begin{split} & V_{DD5} < 3.2V, \\ & AV_{DD5} < 3.2V, \\ & SMV_{DD5} < 3.2V, \\ & DV_{DD5} < 3.0V, \\ & BV_{DD5} < 3.0V, \\ & MV_{DD5} < 3.0V ^{\circ} \end{split}$ | indefinite | S    |

a) Not tested in production

Note 1. A low resistive connection of all VSS pins on the PCB has to be ensured. This specification denotes this as:

$$V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = MV_{SS5} (\mu PD70F3427) = 0 V$$

 A low resistive connection of all V<sub>DD5x</sub> pins among each other has to be ensured.

b) The peak current sets the limit for short term current flows.

c) µPD70F3426A, µPD70F3425, µPD70F3424, µPD70F3423, µPD70F3422, µPD70F3421

d) µPD70F3427 only

Group 5 and group 8 have no output capability. This value is needed as reference, because injected current can influence the device in the same way as an output stage.

Injected currents that may flow through any or both input pins of the Voltage-Comparators VCMP0, VCMP1 are included within the given parameter.

b) No device damage and no flash data loss.

<sup>&</sup>lt;sup>c)</sup> (µPD70F3427).

## **Chapter 4 General Characteristics**

### 4.1 Requirements for external connections

A low resistive connection of all VSS pins on the PCB has to be ensured. In the following this specification denotes this as:

$$V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = MV_{SS5}$$
 Note =  $AV_{SS} = 0 V$ 

A low resistive connection of the following supply pins hast to be ensured:

- all V<sub>DD5x</sub> pins among each other
- all BV<sub>DD5x</sub> pins among each other
- all SMV<sub>DD5x</sub> pins among each other
- all DV<sub>DD5x</sub> pins among each other
- all MV<sub>DD5x</sub> pins among each other Note

Note µPD70F3427 only

## 4.2 Capacitance connected to REGCx

The device requires to connect capacitors with the following parameters to each of the pins REGC0, REGC1 and REGC2 individually.

The pins REGC0, REGC1, REGC2 must not be connected externally.

**Table 4-1 External Capacitance Requirement** 

| Parameter          | Symbol           | Test<br>Conditions | Min. | Тур | Max. | Unit |
|--------------------|------------------|--------------------|------|-----|------|------|
| Capacitance        | C <sub>REG</sub> |                    | 3.3  | 4.7 | 10   | μF   |
| ESR of capacitance | C <sub>ESR</sub> | F0 = 100kHz        |      |     | 0.6  | Ω    |

#### 4.3 Main Oscillator Characteristics

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, BV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V},$ 

 $MV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V} (\mu PD70F3427 \text{ only}),$ 

 $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, \text{ SMV}_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = MV_{SS5} (\mu PD70F3427 \text{ only}) = 0 \text{ V}$ 

A ceramic or crystal resonator has to be connected to the main clock input pins as shown in *Figure 4-1*.

Note 1. Refer to "Power On Clear" on page 81 for further functional restriction.

2. Values of C<sub>1</sub>, C<sub>2</sub> and R depend on the used crystal or resonator and must be specified in cooperation with crystal/resonator manufacturer.



Figure 4-1 Recommended Main Oscillator Circuit

#### Caution

- 1. External clock input is prohibited.
- 2. When using the main system clock oscillator, wire as follows in the area enclosed by the broken lines in the above figure to avoid an adverse effect from wiring capacitance.
  - · Keep the wiring length as short as possible.
  - · Do not cross the wiring with the other signal lines.
  - Do not route the wiring near a signal line through which a high fluctuating current flows.
  - $\bullet$  Always make the ground point of the oscillator capacitor the same potential as  $V_{SS}.$
  - Do not ground the capacitor to a ground pattern through which a high current flows.
  - Do not fetch signals from the oscillator.

Table 4-2 Main Oscillator Characteristics

| Parameter                      | Symbol           | Test Conditions | MIN. | TYP. | MAX.            | Unit |
|--------------------------------|------------------|-----------------|------|------|-----------------|------|
| Oscillation stabilization time | T <sub>OST</sub> | OSC MODE        |      |      | 16 <sup>a</sup> | ms   |
| X1, X2 Oscillator Frequency    | fosc             |                 | 3.6  | 4.0  | 4.4             | MHz  |

a) T<sub>OST</sub> depends on the external crystal. Value might be improved after evaluation

Remark These values are valid only for crystal operation.

Table 4-3 Main Oscillator Characteristics - Crystal Type NDK LN-G8-1404

| Parameter                      | Symbol           | Test Conditions | MIN. | TYP. | MAX.            | Unit |
|--------------------------------|------------------|-----------------|------|------|-----------------|------|
| Oscillation stabilization time | T <sub>OST</sub> | OSC MODE        |      |      | 10 <sup>a</sup> | ms   |
| X1, X2 Oscillator Frequency    | f <sub>OSC</sub> |                 | 3.6  | 4.0  | 4.4             | MHz  |

The given oscillation stabilization time is valid exclusively in case the below mentioned crystal-type from the manufacturer NDK is used for the main-oscillator operation. Beside the application of this specific crystal type, the PCB-design and capacitance configuration must ensure proper operation of the crystal enbling a load capacitance of about C<sub>L</sub>=12 pF. This parameter has to be verified by a dedicated crystal-evaluation based on the final PCB.

NDK Spec. No.: LN-G8-1404 Holder: AT-51GW Frequency: 4.000 MHz

#### 4.4 Sub-Oscillator Characteristics

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, BV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V},$ 

 $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, SMV_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $MV_{DD5} = 3.0 V \sim 5.5 V (\mu PD70F3427 only),$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = MV_{SS5} (\mu PD70F3427 \text{ only}) = 0 \text{ V}$ 

A crystal resonator has to be connected to the sub clock input pins as shown in *Figure 4-2*.

Note 1. Refer to "Power On Clear" on page 81 for further functional restriction.

2. Values of C<sub>S1</sub>, C<sub>S2</sub> and R<sub>S</sub> depend on the used crystal and must be specified in cooperation with crystal manufacturer.



Figure 4-2 Recommended Sub Oscillator Circuit

#### Caution

- 1. External clock input is prohibited.
- 2. When using the sub system clock oscillator, wire as follows in the area enclosed by the broken lines in the above figure to avoid an adverse effect from wiring capacitance.
  - · Keep the wiring length as short as possible.
  - · Do not cross the wiring with the other signal lines.
  - Do not route the wiring near a signal line through which a high fluctuating current flows.
  - $\bullet$  Always make the ground point of the oscillator capacitor the same potential as  $V_{\mbox{\footnotesize SS}}.$
  - Do not ground the capacitor to a ground pattern through which a high current flows.
  - Do not fetch signals from the oscillator.

**Table 4-4 Sub Oscillator Characteristics** 

| Parameter                         | Symbol            | Test Conditions | Min. | Тур    | Max            | Unit |
|-----------------------------------|-------------------|-----------------|------|--------|----------------|------|
| XT1,XT2 Oscillator Frequency      | f <sub>SOSC</sub> |                 | 32   | 32.768 | 35             | KHz  |
| Sub oscillator stabilization time | T <sub>SOST</sub> |                 |      |        | 5 <sup>a</sup> | s    |

T<sub>SOST</sub> depends on the external crystal. Value might be improved after evaluation

Remark These values are valid only for crystal operation.

## 4.5 Peripheral PLL Characteristics

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, BV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V},$ 

 $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, \text{SMV}_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $MV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V} (\mu PD70F3427 \text{ only}),$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = MV_{SS5} (\mu PD70F3427 \text{ only}) = 0 \text{ V}$ 

**Table 4-5 Peripheral PLL Characteristics** 

| Parameter                             | Symbol           | Test Conditions | MIN. | TYP. | MAX. | Unit |
|---------------------------------------|------------------|-----------------|------|------|------|------|
| PLL Startup Time                      | T <sub>PST</sub> | OSC MODE        |      |      | 1.2  | ms   |
| PLL Output period jitter <sup>a</sup> | T <sub>PJ</sub>  | Peak to peak    |      |      | 1    | ns   |
| PLL Long term jitter <sup>a</sup>     | T <sub>LJ</sub>  | Time = 20µs     |      |      | 2    | ns   |

Not tested in production. Specified by design.

## 4.6 Spread Spectrum PLL Characteristics

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $\begin{aligned} \text{DV}_{\text{DD5}} &= 3.0 \text{ V} \sim 5.5 \text{ V}, \text{ BV}_{\text{DD5}} &= 3.0 \text{ V} \sim 5.5 \text{ V}, \\ \text{AV}_{\text{DD}} &= 3.2 \text{ V} \sim 5.5 \text{ V}, \text{ SMV}_{\text{DD5}} &= 3.2 \text{ V} \sim 5.5 \text{ V}, \end{aligned}$ 

 $MV_{DD5} = 3.0 V \sim 5.5 V (\mu PD70F3427 only),$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = MV_{SS5} (\mu PD70F3427 \text{ only}) = 0 \text{ V}$ 

**Note** Refer to "Power On Clear" on page 81 for further functional restriction.

Table 4-6 Spread Spectrum PLL Characteristics

| Parameter                                           | Symbol              | Test Conditions                  | MIN.           | TYP.                          | MAX.           | Unit |
|-----------------------------------------------------|---------------------|----------------------------------|----------------|-------------------------------|----------------|------|
| SSCG Startup Time                                   | T <sub>SSCGST</sub> | OSC MODE                         |                |                               | 1.2            | ms   |
| SSCG Frequency modulation range <sup>a</sup>        | DITHER              | OSC MODE,<br>dither setting: 3%  | 0              |                               | ±4.2           | %    |
|                                                     | DITHER              | OSC MODE,<br>dither setting: 5%  |                |                               | ±6.8           | %    |
| SSCG center frequency during dithering <sup>a</sup> | f <sub>DITHER</sub> |                                  |                | 1.0 *<br>f <sub>nominal</sub> |                |      |
| SSCG modulation frequency <sup>a</sup>              | f <sub>Mod</sub>    | SCFMC1-0 = <sup>b</sup> 00 01 10 | 35<br>41<br>49 | 40<br>50<br>60                | 46<br>55<br>63 | kHz  |

a) Not tested in production. Specified by design.

## 4.7 Ring Oscillator Characteristics

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, BV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V},$   $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, SMV_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$  $MV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V} (\mu PD70F3427 \text{ only}),$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = MV_{SS5} (\mu PD70F3427 \text{ only}) = 0 \text{ V}$ 

**Table 4-7 Ring Oscillator Characteristics** 

| Parameter                                          | Symbol            | Test Conditions | Min. | Тур | Max | Unit |
|----------------------------------------------------|-------------------|-----------------|------|-----|-----|------|
| Ring Oscillator Frequency                          | f <sub>RING</sub> |                 | 200  | 240 | 300 | KHz  |
| Ring oscillator Stabilization<br>Time <sup>a</sup> | T <sub>ROST</sub> |                 |      |     | 20  | μs   |

a) Not tested in production. Specified by design.

b) The typical modulation frequency can be selected by register SCFMC.

## 4.8 I/O Capacitances

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

$$\begin{split} & \text{DV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V}, \, \text{BV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V}, \\ & \text{AV}_{\text{DD}} = 3.2 \text{ V} \sim 5.5 \text{ V}, \, \text{SMV}_{\text{DD5}} = 3.2 \text{ V} \sim 5.5 \text{ V}, \\ & \text{MV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V} \, (\mu\text{PD70F3427 only}), \end{split}$$

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = MV_{SS5}$  ( $\mu$ PD70F3427 only) = 0 V

Table 4-8 I/O Characteristics

| Parameter                                             | Symbol           | Test Conditions                           | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------|------------------|-------------------------------------------|------|------|------|------|
| Input capacitance                                     | CI               |                                           |      |      | 10   | pF   |
| Input/output capacitance, all I/O pins except group 4 | C <sub>IO</sub>  | f <sub>C</sub> = 1 MHz<br>Unmeasured pins |      |      | 15   | pF   |
| Input/output capacitance Group 4                      | C <sub>IO4</sub> | returned to 0 V                           |      |      | 30   | pF   |

## **Chapter 5 Operation Conditions**

#### 5.1 CPU Clock

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

$$\begin{split} \text{DV}_{\text{DD5}} &= 3.0 \text{ V} \sim 5.5 \text{ V}, \, \text{BV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V}, \\ \text{AV}_{\text{DD}} &= 3.2 \text{ V} \sim 5.5 \text{ V}, \, \text{SMV}_{\text{DD5}} = 3.2 \text{ V} \sim 5.5 \text{ V}, \\ \text{MV}_{\text{DD5}} &= 3.0 \text{ V} \sim 5.5 \text{ V}, \, \text{($\mu$PD70F3427 only)}, \end{split}$$

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = MV_{SS5} = (\mu PD70F3427 \text{ only}) = 0 \text{ V}$ 

Table 5-1 CPU Clock Frequencies

| Clock Mode         | Prescale | Operation Mode | Device                                    | CPU Operation<br>Clock Frequency<br>[MHz] |
|--------------------|----------|----------------|-------------------------------------------|-------------------------------------------|
| OSC mode           | n/a      |                |                                           | 4                                         |
| OSC mode, PLL x8   | 1/2      |                |                                           | 16                                        |
| OSC mode, PLL x8   | n/a      |                |                                           | 32                                        |
| OSC mode, SSCG x12 | 1/6      |                | all                                       | 8                                         |
| OSC mode, SSCG x16 | 1/4      |                |                                           | 16                                        |
| OSC mode, SSCG x12 | 1/2      |                |                                           | 24                                        |
| OSC mode, SSCG x16 | 1/2      | all modes      |                                           | 32                                        |
| OSC mode, SSCG x12 | 1/1      |                | μPD70F3427,                               | 48                                        |
| OSC mode, SSCG x16 | 1/1      |                | μPD70F3426A,<br>μPD70F3425,<br>μPD70F3424 | 64                                        |
| OSC mode, Ring OSC | n/a      |                | all                                       | 0.2                                       |
| OSC mode, Sub OSC  | n/a      |                | all                                       | 0.032                                     |

Chapter 5 Operation Conditions

## 5.2 Peripheral Clock

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

$$\begin{split} \text{DV}_{DD5} &= 3.0 \text{ V} \sim 5.5 \text{ V}, \, \text{BV}_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, \\ \text{AV}_{DD} &= 3.2 \text{ V} \sim 5.5 \text{ V}, \, \text{SMV}_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V}, \\ \text{MV}_{DD5} &= 3.0 \text{ V} \sim 5.5 \text{ V} \, (\mu\text{PD70F3427 only}), \end{split}$$

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = MV_{SS5} = (\mu PD70F3427 \text{ only}) = 0 \text{ V}$ 

**Table 5-2 Peripheral Clock Frequencies** 

| Clock                                 | Clock Source      | Max                                                                                               | Unit    |  |
|---------------------------------------|-------------------|---------------------------------------------------------------------------------------------------|---------|--|
| PCLK0 - 1                             | Main OSC          | 4                                                                                                 | MHz     |  |
|                                       | Main OSC, PLL x 8 | 16, 8                                                                                             | MHz     |  |
| PCLK2 - 15                            | Main OSC          | 4, 2, , 1/2048                                                                                    | MHz     |  |
| IICLK                                 | Main OSC          | 4                                                                                                 | MHz     |  |
|                                       | Main OSC, PLL x8  | 20 <sup>a</sup>                                                                                   | MHz     |  |
|                                       | Main OSC, SSCG    | - 32                                                                                              | IVII IZ |  |
| SPCLK0 - 1                            | Main OSC          | 4                                                                                                 | MHz     |  |
|                                       | Main OSC, PLL x8  | 16 9b                                                                                             | MHz     |  |
|                                       | Main OSC, SSCG    | 16 8 <sup>0</sup>                                                                                 | IVII IZ |  |
| SPCLK2 - 15                           | Main OSC          | 4 2 1/2049                                                                                        | MHz     |  |
|                                       | Main OSC, SSCG    | 4, 2 1/2046                                                                                       | IVITIZ  |  |
| FOUT (CLKOUT)                         | Main OSC, PLL x8  | 32                                                                                                | MHz     |  |
| FOUT (CLKOUT)                         | Main OSC, SSCG    | 32 <sup>c</sup>                                                                                   | MHz     |  |
|                                       | Main OSC          | 4                                                                                                 | MHz     |  |
|                                       | Ring OSC          | 0.2                                                                                               | MHz     |  |
|                                       | Sub OSC           | 4 16, 8 4, 2,, 1/2048 4 32 <sup>a</sup> 4 16, 8 <sup>b</sup> 4, 2 1/2048 32 32 <sup>c</sup> 4 0.2 | MHz     |  |
| LCDCLK                                | Main OSC          | 4                                                                                                 | MHz     |  |
|                                       | Ring OSC          | 0.2                                                                                               | MHz     |  |
|                                       | Sub OSC           | 0.032                                                                                             | MHz     |  |
| WTCLK                                 | Main OSC          | 4                                                                                                 | MHz     |  |
|                                       | Ring OSC          | 0.2                                                                                               | MHz     |  |
|                                       | Sub OSC           | 0.032                                                                                             | MHz     |  |
| WDTCLK                                | Main OSC          | 4                                                                                                 | MHz     |  |
|                                       | Ring OSC          | 0.2                                                                                               | MHz     |  |
|                                       | Sub OSC           | 0.032                                                                                             | MHz     |  |
| WCTCLK                                | Main OSC          | 4                                                                                                 | MHz     |  |
| PCLK2 - 15 OUT (CLKOUT)  CDCLK  /TCLK | PCLK1             | see PCLK1                                                                                         | MHz     |  |

a) needs to be ensured by proper configuration of the IICLK divider.

b) needs to be ensured by proper configuration of the SPCLK divider.

c) needs to be ensured by proper configuration of the FOUT (CLKOUT) divider.

Chapter 5 Operation Conditions

## 5.3 AC Load Condition - Single Pin Switching

Conditions  $T_A = -40^{\circ}\text{C} \sim +85^{\circ}\text{C}$ ,

 $DV_{DD5} = 3.0 \ V \sim 5.5 \ V, \ BV_{DD5} = 3.0 \ V \sim 5.5 \ V,$ 

 $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, \text{ SMV}_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $MV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V} (\mu PD70F3427 \text{ only}),$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = MV_{SS5} = (\mu PD70F3427 \text{ only}) = 0 \text{ V}$ 

**Note** Full device operation is only available, when the supply voltage V<sub>DD5</sub> is above the maximum threshold voltage. The device may stop operation due to reset condition generated by POC, if the supply voltage dropps below the given max threshold voltage. Refer to "Power On Clear" on page 81.on page 95 for further details.

#### 5.3.1 Output Pins - Single Pin Switching

Note 1. Not tested in production. Specified by design.

2. Special care must be taken for the power supply when high capacitive loads are switched. The buffers change from limited to unlimited mode when the output voltage is near to the supply or ground. At that time a current peak is driven to the load thus drawing a peak current on the supply. This will generate noise and may deteriorate the observed slopes at neighbor pins in the same pin group, when they switch at the same time.

Table 5-3 AC Load Condition - Single Pin Switching

| Parameter                                            | Pin Group                                | Symbol          | Test<br>Conditions               | Min. | Тур | Max. | Unit |
|------------------------------------------------------|------------------------------------------|-----------------|----------------------------------|------|-----|------|------|
| Capacitive load per pin (Single pin) <sup>a</sup>    | 1 2 <sup>b</sup> 2 4 6 <sup>c</sup>      | C <sub>LS</sub> | f <sub>switch</sub> <<br>100 kHz |      |     | 1    | nF   |
| Capacitive load per pin (Multiple pins) <sup>d</sup> | 1, 2 <sup>b</sup> , 3, 4, 6 <sup>c</sup> | C <sub>LM</sub> | f <sub>switch</sub> <<br>1 MHz   |      |     | 300  | pF   |

The specified parameter does represent the maximum capacitive load one pin of one pin group is able to drive in case only that single pin is driving the specified capacitive load by switching its output level. In case more than one pin within one pin group need to drive that capacitive load dynamically they must be switched consecutively. Do not switch more than one port-pin at a given time.

- b) The condition is only valid for pin P07 of pin group 2.
- c) Pin group 6 exists for the derivative µPD70F3427 only.
- d) Multiple pins may switch simultanously.

The given specification is valid for the condition the concerned pin is operating in Limit2 drive-strength-control-mode (5mA. Except Pin Group 4).

Chapter 5 **Operation Conditions** 

#### 5.3.2 Input Pins - Capacitive Loading

Note The maximum capacitive load that is allowed to be applied to a single ADC-Input channel, a voltage comparator input or a single port-input can be derived by examining the given parameters of:

- Injected Current
- Supply Voltage ramp down (refer to "Power Supply Restrictions" on page 16)
- Absolute Maximum Ratings

Caution When determining the maximum capacitive load according to the given parameters mentioned above, it must be secured that a possible back current being supplied by the external capacitor must never exceed the given maximum ratings.

## **Chapter 6 DC Characteristics**

#### 6.1 General DC Characteristics

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, \text{ BV}_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V},$ 

 $\mathrm{AV_{DD}} = 3.2~\mathrm{V} \sim 5.5~\mathrm{V},~\mathrm{SMV_{DD5}} = 3.2~\mathrm{V} \sim 5.5~\mathrm{V},$ 

 $MV_{DD5} = 3.0~V \sim 5.5~V$  (µPD70F3427 only),

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = MV_{SS5} = (\mu PD70F3427 \text{ only}) = 0 \text{ V}$ 

Table 6-1 Input Leakage Current

| Parameter                                    | Pin Group      | Symbol            | Test<br>Conditions                          | Min. | Тур | Max. | Unit |
|----------------------------------------------|----------------|-------------------|---------------------------------------------|------|-----|------|------|
| Input leakage                                | 1 <sup>a</sup> | I <sub>LI1</sub>  | 0 <= V <sub>I</sub> <=<br>BV <sub>DD5</sub> | -1   |     | +1   | μΑ   |
|                                              | 2              | I <sub>LI2</sub>  | 0 <= V <sub>I</sub> <=<br>V <sub>DD52</sub> | -1   |     | +1   | μΑ   |
|                                              | 3              | I <sub>LI3</sub>  | 0 <= V <sub>I</sub> <=<br>DV <sub>DD5</sub> | -1   |     | +1   | μΑ   |
|                                              | 5              | I <sub>LIA</sub>  | $0 \le V_I \le AV_{DD}$                     | -0.2 |     | +0.2 | μΑ   |
|                                              | 6              | I <sub>LI6</sub>  | 0 <= V <sub>I</sub> <=<br>MV <sub>DD5</sub> | -1   |     | +1   | μΑ   |
|                                              | 8              | I <sub>LIAD</sub> | 0 <= V <sub>I</sub> <=<br>AV <sub>DD</sub>  | -2   |     | +1   | μА   |
|                                              | 4              | I <sub>LIS</sub>  | $0 \le V_I \le SMV_{DD5}$                   | -10  |     | +10  | μΑ   |
| Injected Current per pin b, c                | All            | I <sub>INJ</sub>  |                                             | -2   |     | +2   | mA   |
| Injected Current<br>All pins <sup>b, c</sup> | 5              | I <sub>INJ</sub>  |                                             | -15  |     | +32  | mA   |

The pull-down resistor of P05 is active during RESET and must be switched-off during input leakage current measurement. Otherwise the pull-down resistor cause unintended current flow.

b) The injected current will not be tested during production. Value will be verified by evaluation.

The total current per pin group (injected plus operating) has to be in the limits of the absolute maximum ratings for output currents (values for output current low and output current high).

The operation voltage must stay in the limits of the operating conditions. The user has to make sure that the injected current does not pull the supplied voltage outside of the operating conditions.

The accuracy of the ADC specified in this document is only valid when the sum of all curents of pin group 5 is in the range of -15 mA to +32 mA.

## 6.2 Pin Group 1

Pin Groups 1x: Pins supplied by BV<sub>DD5</sub>

- 1A: ( P00-06, P50-55, P84 )
- 1B: (P16-17, P30-31, P40-42, P46-47, P56-57, P100-103)
- 1C: ( P20-27, P34-37, P60-67 )
- 1D: (P43-45, P80-83, P85)

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, BV_{DD5} = 4.0 \text{ V} \sim 5.5 \text{ V},$ 

 $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, SMV_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $MV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V} (\mu PD70F3427 \text{ only}),$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V,$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 \text{ only})$ 

Table 6-2 Pin Group 1 Normal Operating Range

| Parameter                     | Pin<br>mode <sup>a</sup> | Pin<br>Group | Symbol            | Test<br>Conditions         | Min.                     | Тур | Max.                  | Unit |
|-------------------------------|--------------------------|--------------|-------------------|----------------------------|--------------------------|-----|-----------------------|------|
| Input voltage high            | Schmitt1                 | 1            | V <sub>IH1</sub>  |                            | 0.7 BV <sub>DD5</sub>    |     | BV <sub>DD5</sub>     | V    |
|                               | Schmitt2                 | 1            | V <sub>IH2</sub>  |                            | 0.8 BV <sub>DD5</sub>    |     | BV <sub>DD5</sub>     | V    |
|                               | CMOS1                    | 1            | V <sub>IH3</sub>  |                            | 0.7 BV <sub>DD5</sub>    |     | BV <sub>DD5</sub>     | V    |
|                               | CMOS2                    | 1            | V <sub>IH4</sub>  |                            | 0.8 BV <sub>DD5</sub>    |     | BV <sub>DD5</sub>     | V    |
| Input voltage low             | Schmitt1                 | 1            | V <sub>IL1</sub>  |                            | 0                        |     | 0.3 BV <sub>DD5</sub> | V    |
|                               | Schmitt2                 | 1            | V <sub>IL2</sub>  |                            | 0                        |     | 0.4 BV <sub>DD5</sub> | V    |
|                               | CMOS1                    | 1            | V <sub>IL3</sub>  |                            | 0                        |     | 0.3 BV <sub>DD5</sub> | V    |
|                               | CMOS2                    | 1            | V <sub>IL4</sub>  |                            | 0                        |     | 0.4 BV <sub>DD5</sub> | V    |
| Input hysteresis <sup>b</sup> | Schmitt1                 | 1            | V <sub>HY1</sub>  |                            | 150                      |     |                       | mV   |
|                               | Schmitt2                 | 1            | V <sub>HY2</sub>  |                            | 150                      |     |                       | mV   |
| Output voltage high           | Limit1                   | 1            | V <sub>OH</sub>   | $I_{OH} = -2.0 \text{ mA}$ | BV <sub>DD5</sub> - 0.45 |     |                       | V    |
|                               | Limit2                   | 1            | V <sub>OH</sub>   | $I_{OH} = -5.0 \text{ mA}$ | BV <sub>DD5</sub> - 0.45 |     |                       | V    |
| Output voltage low            | Limit1                   | 1            | V <sub>OL</sub>   | I <sub>OL</sub> = 2.0 mA   |                          |     | 0.45                  | V    |
|                               | Limit2                   | 1            | V <sub>OL</sub>   | $I_{OL} = 5.0 \text{ mA}$  |                          |     | 0.45                  | V    |
| Maximum output                | Limit1                   |              | I <sub>OHM1</sub> | ., .,                      | -2                       |     | -12                   | mA   |
| short circuit current high    | Limit2                   | 1            | I <sub>OHM2</sub> | V <sub>OH</sub> = 0 V      | -5                       |     | -30                   | mA   |
| Maximum output                | Limit1                   | ı            | I <sub>OLM1</sub> |                            | 2                        |     | 12                    | mA   |
| short circuit current low     | Limit2                   |              | I <sub>OLM2</sub> | $V_{OL} = BV_{DD5}$        | 5                        |     | 30                    | mA   |

CMOS1, CMOS2, Schmitt1 and Schmitt2 denote the non-schmitt and the two schmitt trigger input characteristics of the device pins. This characteristic can be selected bitwise by software. Limit1 and Limit2 denote the two output characteristics with current limit functionality of the device pins. The characteristic can be selected bitwise by software.

b) Not tested in production. Specified by design.

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, BV_{DD5} = 3.0 \text{ V} \sim 4.0 \text{ V},$   $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, SMV_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$  $AV_{DD} = 3.0 \text{ V} \sim 5.5 \text{ V}, (vPD70E3437 cm/s)$ 

 $MV_{DD5}$  = 3.0 V  $\sim$  5.5 V (µPD70F3427 only),

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V,$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 \text{ only})$ 

Table 6-3 Pin Group 1 Low Voltage Operating Range

| Parameter                     | Pin<br>mode <sup>a</sup> | Pin<br>Group | Symbol            | Test<br>Conditions         | Min.                     | Тур | Max.                   | Unit |
|-------------------------------|--------------------------|--------------|-------------------|----------------------------|--------------------------|-----|------------------------|------|
| Input voltage high            | Schmitt1                 | 1            | V <sub>IH1</sub>  |                            | 0.7 BV <sub>DD5</sub>    |     | BV <sub>DD5</sub>      | V    |
|                               | Schmitt2                 | 1            | V <sub>IH2</sub>  |                            | 0.8 BV <sub>DD5</sub>    |     | BV <sub>DD5</sub>      | V    |
|                               | CMOS1                    | 1            | V <sub>IH3</sub>  |                            | 0.7 BV <sub>DD5</sub>    |     | BV <sub>DD5</sub>      | V    |
|                               | CMOS2                    | 1            | V <sub>IH4</sub>  |                            | 0.8 BV <sub>DD5</sub>    |     | BV <sub>DD5</sub>      | V    |
| Input voltage low             | Schmitt1                 | 1            | V <sub>IL1</sub>  |                            | 0                        |     | 0.3 BV <sub>DD5</sub>  | V    |
|                               | Schmitt2                 | 1            | V <sub>IL2</sub>  |                            | 0                        |     | 0.35 BV <sub>DD5</sub> | V    |
|                               | CMOS1                    | 1            | V <sub>IL3</sub>  |                            | 0                        |     | 0.3 BV <sub>DD5</sub>  | ٧    |
|                               | CMOS2                    | 1            | V <sub>IL4</sub>  |                            | 0                        |     | 0.4 BV <sub>DD5</sub>  | V    |
| Input hysteresis <sup>b</sup> | Schmitt1                 | 1            | V <sub>HY1</sub>  |                            | 100                      |     |                        | mV   |
|                               | Schmitt2                 | 1            | V <sub>HY2</sub>  |                            | 100                      |     |                        | mV   |
| Output voltage high           | Limit1                   | 1            | V <sub>OH</sub>   | $I_{OH} = -1.0 \text{ mA}$ | BV <sub>DD5</sub> - 0.45 |     |                        | V    |
|                               | Limit2                   | 1            | V <sub>OH</sub>   | I <sub>OH</sub> = -2.0 mA  | BV <sub>DD5</sub> - 0.45 |     |                        | ٧    |
| Output voltage low            | Limit1                   | 1            | V <sub>OL</sub>   | I <sub>OL</sub> = 1.0 mA   |                          |     | 0.45                   | ٧    |
|                               | Limit2                   | 1            | V <sub>OL</sub>   | I <sub>OL</sub> = 2.0 mA   |                          |     | 0.45                   | V    |
| Maximum output                | Limit1                   |              | I <sub>OHM1</sub> | ., .,                      | -1                       |     |                        | mA   |
| short circuit current high    | Limit2                   | 1            | I <sub>OHM2</sub> | V <sub>OH</sub> = 0 V      | -2                       |     |                        | mA   |
| Maximum output                | Limit1                   | •            | I <sub>OLM1</sub> | ., 5,,                     | 1                        |     |                        | mA   |
| short circuit current<br>low  | Limit2                   |              | I <sub>OLM2</sub> | $V_{OL} = BV_{DD5}$        | 2                        |     |                        | mA   |

a) CMOS1, CMOS2, Schmitt1 and Schmitt2 denote the non-schmitt and the two schmitt trigger input characteristics of the device pins. This characteristic can be selected bitwise by software. Limit1 and Limit2 denote the two output characteristics with current limit functionality of the device pins. The characteristic can be selected bitwise by software.

b) Not tested in production. Specified by design.

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, BV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V},$  $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, \text{ SMV}_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$  $MV_{DD5} = 3.0 V \sim 5.5 V (\mu PD70F3427 only),$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $\mathsf{V}_{\mathsf{SS5}} = \mathsf{BV}_{\mathsf{SS5}} = \mathsf{DV}_{\mathsf{SS5}} = \mathsf{SMV}_{\mathsf{SS5}} = \mathsf{AV}_{\mathsf{SS}} = \mathsf{0} \ \mathsf{V},$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 \text{ only})$ 

Table 6-4 Pin P05 pulldown resistor

| Parameter          | Pin<br>mode | Pin<br>Group | Symbol   | Test<br>Conditions | Min. | Тур | Max. | Unit |
|--------------------|-------------|--------------|----------|--------------------|------|-----|------|------|
| Pull down resistor |             | P05          | $V_{PD}$ |                    | 14   | 28  | 56   | kΩ   |

## 6.3 Pin group 2: RESET and FLMD0

 $T_A = -40^{\circ}C \sim +85^{\circ}C$ Conditions

> $DV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, BV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V},$  $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, SMV_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$  $MV_{DD5} = 3.0 V \sim 5.5 V (\mu PD70F3427 only),$

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V,$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 only)$ 

Table 6-5 Pin Group 2 (except P07) Normal Operating Range

| Parameter          | Pin<br>mode | Pin<br>Group | Symbol           | Test<br>Conditions | Min.                  | Тур | Max.                  | Unit |
|--------------------|-------------|--------------|------------------|--------------------|-----------------------|-----|-----------------------|------|
| Input voltage high | Schmitt1    | 2            | V <sub>IH1</sub> |                    | 0.7 V <sub>DD52</sub> |     | $V_{DD52}$            | V    |
| Input voltage low  | Schmitt1    | 2            | V <sub>IL1</sub> |                    | 0                     |     | 0.3 V <sub>DD52</sub> | V    |

## 6.4 Pin group 2: P07

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $\begin{aligned} & \mathsf{DV}_{\mathsf{DD5}} = 3.0 \ \mathsf{V} \sim 5.5 \ \mathsf{V}, \ \mathsf{BV}_{\mathsf{DD5}} = 3.0 \ \mathsf{V} \sim 5.5 \ \mathsf{V}, \\ & \mathsf{AV}_{\mathsf{DD}} = 3.2 \ \mathsf{V} \sim 5.5 \ \mathsf{V}, \ \mathsf{SMV}_{\mathsf{DD5}} = 3.2 \ \mathsf{V} \sim 5.5 \ \mathsf{V}, \end{aligned}$ 

 $MV_{DD5} = 3.0 V \sim 5.5 V (\mu PD70F3427 only),$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V,$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 only)$ 

Table 6-6 P07 Normal Voltage Operating Range

| Parameter                                 | Pin<br>mode <sup>a</sup> | Symbol            | Test<br>Conditions         | Min                      | Тур | Max                   | Unit |
|-------------------------------------------|--------------------------|-------------------|----------------------------|--------------------------|-----|-----------------------|------|
| Input Voltage High                        | Schmitt1                 | V <sub>IH1</sub>  |                            | 0.7 V <sub>DD52</sub>    |     | V <sub>DD52</sub>     | V    |
|                                           | Schmitt2                 | V <sub>IH2</sub>  |                            | 0.8 V <sub>DD52</sub>    |     | V <sub>DD52</sub>     | V    |
|                                           | CMOS1                    | V <sub>IH3</sub>  |                            | 0.7 V <sub>DD52</sub>    |     | V <sub>DD52</sub>     | V    |
|                                           | CMOS2                    | V <sub>IH4</sub>  |                            | 0.8 V <sub>DD52</sub>    |     | V <sub>DD52</sub>     | V    |
| Input Voltage Low                         | Schmitt1                 | V <sub>IL1</sub>  |                            | 0                        |     | 0.3 V <sub>DD52</sub> | V    |
|                                           | Schmitt2                 | V <sub>IL2</sub>  |                            | 0                        |     | 0.5 V <sub>DD52</sub> |      |
|                                           | CMOS1                    | V <sub>IL3</sub>  |                            | 0                        |     | 0.3 V <sub>DD52</sub> | V    |
|                                           | CMOS2                    | V <sub>IL4</sub>  |                            | 0                        |     | 0.5 V <sub>DD52</sub> | V    |
| Input Voltage                             | Schmitt1                 | V <sub>HI1</sub>  |                            | 150                      |     |                       | mV   |
| Hysteresis <sup>b</sup>                   | Schmitt2                 | V <sub>HI2</sub>  |                            | 150                      |     |                       | mV   |
| Output voltage high                       | Limit1                   | V <sub>OH</sub>   | I <sub>OH</sub> = -2.0 mA  | V <sub>DD52</sub> - 0.45 |     |                       | V    |
|                                           | Limit2                   | V <sub>OH</sub>   | $I_{OH} = -5.0 \text{ mA}$ | V <sub>DD52</sub> - 0.45 |     |                       | V    |
| Output voltage low                        | Limit1                   | V <sub>OL</sub>   | I <sub>OL</sub> = 2.0 mA   |                          |     | 0.45                  | V    |
|                                           | Limit2                   | V <sub>OL</sub>   | I <sub>OL</sub> = 5.0 mA   |                          |     | 0.45                  | V    |
| Maximum output short circuit current high | Limit1                   | I <sub>OHM1</sub> |                            | -2                       |     |                       | mA   |
|                                           | Limit2                   | I <sub>OHM2</sub> | V <sub>OH</sub> = 0 V      | -5                       |     |                       | mA   |
| Maximum output short circuit current low  | Limit1                   | I <sub>OLM1</sub> | $V_{OL} = V_{DD52}$        | 2                        |     |                       | mA   |
|                                           | Limit2                   | I <sub>OLM2</sub> |                            | 5                        |     |                       | mA   |

a) CMOS1, CMOS2, Schmitt1 and Schmitt 2 denote the non-schmitt trigger and the schmitt trigger input characteristics of the device pins. This characteristic can be selected bitwise by software.

b) Not tested in production. Specified by design.

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

$$\begin{split} \text{DV}_{\text{DD5}} &= 3.0 \text{ V} \sim 5.5 \text{ V}, \, \text{BV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V}, \\ \text{AV}_{\text{DD}} &= 3.2 \text{ V} \sim 5.5 \text{ V}, \, \text{SMV}_{\text{DD5}} = 3.2 \text{ V} \sim 5.5 \text{ V}, \\ \text{MV}_{\text{DD5}} &= 3.0 \text{ V} \sim 5.5 \text{ V} \, (\mu\text{PD70F3427 only}), \end{split}$$

 $V_{DD5} = 3.2 \text{ V} \sim 4.0 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V,$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 \text{ only})$ 

Table 6-7 P07 Low Voltage Operating Range

| Parameter                                | Pin<br>mode <sup>a</sup> | Symbol            | Test<br>Conditions        | Min                      | Тур | Max                    | Unit |
|------------------------------------------|--------------------------|-------------------|---------------------------|--------------------------|-----|------------------------|------|
| Input Voltage High                       | Schmitt1                 | V <sub>IH1</sub>  |                           | 0.7 V <sub>DD52</sub>    |     |                        | V    |
|                                          | Schmitt2                 | V <sub>IH2</sub>  |                           | 0.8 V <sub>DD52</sub>    |     | V                      |      |
|                                          | CMOS1                    | V <sub>IH3</sub>  |                           | 0.7 V <sub>DD52</sub>    |     | $V_{\mathrm{DD52}}$    |      |
|                                          | CMOS2                    | V <sub>IH4</sub>  |                           | 0.8 V <sub>DD52</sub>    |     |                        |      |
| Input Voltage Low                        | Schmitt1                 | V <sub>IL1</sub>  |                           | 0                        |     | 0.3 V <sub>DD52</sub>  | V    |
|                                          | Schmitt2                 | V <sub>IL2</sub>  |                           | 0                        |     | 0.35 V <sub>DD52</sub> | V    |
|                                          | CMOS1                    | V <sub>IL3</sub>  |                           |                          |     | 0.3 V <sub>DD52</sub>  |      |
|                                          | CMOS2                    | $V_{\rm IL4}$     |                           |                          |     | 0.5 V <sub>DD52</sub>  |      |
| Input Voltage                            | Schmitt1                 | V <sub>HI1</sub>  |                           | 100                      |     |                        | mV   |
| Hysteresis <sup>b</sup>                  | Schmitt2                 | V <sub>HI2</sub>  |                           | 100                      |     |                        | mV   |
| Output voltage high                      | Limit1                   | V <sub>OH</sub>   | I <sub>OH</sub> = -1.0 mA | V <sub>DD52</sub> - 0.45 |     |                        | V    |
|                                          | Limit2                   | V <sub>OH</sub>   | I <sub>OH</sub> = -2.0 mA | V <sub>DD52</sub> - 0.45 |     |                        | V    |
| Output voltage low                       | Limit1                   | V <sub>OL</sub>   | I <sub>OL</sub> = 1.0 mA  |                          |     | 0.45                   | V    |
|                                          | Limit2                   | V <sub>OL</sub>   | $I_{OL} = 2.0 \text{ mA}$ |                          |     | 0.45                   | V    |
| Maximum output                           | Limit1                   | I <sub>OHM1</sub> |                           | -1                       |     |                        | mA   |
| short circuit current high               | Limit2                   | I <sub>OHM2</sub> | V <sub>OH</sub> = 0 V     | -2                       |     |                        | mA   |
| Maximum output short circuit current low | Limit1                   | I <sub>OLM1</sub> |                           | 1                        |     |                        | mA   |
|                                          | Limit2                   | I <sub>OLM2</sub> | $V_{OL} = V_{DD52}$       | 2                        |     |                        | mA   |

a) CMOS1, CMOS2, Schmitt1 and Schmitt2 denote the non-schmitt trigger and the schmitt trigger input characteristics of the device pins. This characteristic can be selected bitwise by software.

b) Not tested in production. Specified by design.

### 6.5 Analog Input

This chapter describes the digital functions available at the pins supplied by AVDD. The number of available analog conversion channels differ between the devices. VCMP0/1 have no digital function.

Pin Group 5: Pins supplied by AV<sub>DD</sub>
 5: (P70 .. P715)
 Digital buffer function is only available for P70..P715.

Pin Group 8: Pins supplied by AV<sub>DD</sub>
 8: (VCMP0, VCMP1)
 VCMP0 and VCMP1 have only analog comparator function.

$$\begin{split} \textbf{Conditions} & \quad \textbf{T}_{A} = \text{-}40^{\circ}\text{C} \, \sim \, +85^{\circ}\text{C}, \\ & \quad \text{DV}_{DD5} = 3.0 \,\, \text{V} \, \sim \, 5.5 \,\, \text{V}, \,\, \text{BV}_{DD5} = 3.0 \,\, \text{V} \, \sim \, 5.5 \,\, \text{V}, \\ & \quad \text{AV}_{DD} = 3.2 \,\, \text{V} \, \sim \, 5.5 \,\, \text{V}, \,\, \text{SMV}_{DD5} = 3.2 \,\, \text{V} \, \sim \, 5.5 \,\, \text{V}, \\ & \quad \text{MV}_{DD5} = 3.0 \,\, \text{V} \, \sim \, 5.5 \,\, \text{V}, \,\, \text{($\mu$PD70F3427 only)}, \\ & \quad \text{V}_{DD5} = 3.2 \,\, \text{V} \, \sim \, 5.5 \,\, \text{V}, \\ & \quad \text{V}_{SS5} = \text{BV}_{SS5} = \text{DV}_{SS5} = \text{SMV}_{SS5} = \text{AV}_{SS} = 0 \,\, \text{V}, \\ & \quad \text{MV}_{SS5} = 0 \,\, \text{V} \,\, (\mu \text{PD70F3427 only}) \end{split}$$

Table 6-8 Pin Group 5 Normal Operating Range

| Parameter               | Pin<br>mode <sup>a</sup> | Symbol           | Test<br>Conditions | Min                   | Тур | Мах                   | Unit |
|-------------------------|--------------------------|------------------|--------------------|-----------------------|-----|-----------------------|------|
| Input Voltage High      | Schmitt1                 | $V_{IH1}$        |                    | 0.7 AV <sub>DD5</sub> |     | $AV_{DD5}$            | V    |
|                         | Schmitt2                 | V <sub>IH2</sub> |                    | 0.8 AV <sub>DD5</sub> |     | $AV_{DD5}$            | V    |
| Input Voltage Low       | Schmitt1                 | V <sub>IL1</sub> |                    | 0                     |     | 0.3 AV <sub>DD5</sub> | V    |
|                         | Schmitt2                 | V <sub>IH2</sub> |                    | 0                     |     | 0.5 AV <sub>DD5</sub> | V    |
| Input Voltage           | Schmitt1                 | V <sub>HI1</sub> |                    | 150                   |     |                       | mV   |
| Hysteresis <sup>b</sup> | Schmitt2                 | V <sub>IH2</sub> |                    | 150                   |     |                       | mV   |

a) Schmitt1 and Schmitt2 denote the schmitt trigger input characteristics of the device pins.

b) Not tested in production. Specified by design.

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

$$\begin{split} \text{DV}_{\text{DD5}} &= 3.0 \text{ V} \sim 5.5 \text{ V}, \, \text{BV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V}, \\ \text{AV}_{\text{DD}} &= 3.2 \text{ V} \sim 4.0 \text{ V}, \, \text{SMV}_{\text{DD5}} = 3.2 \text{ V} \sim 5.5 \text{ V}, \\ \text{MV}_{\text{DD5}} &= 3.0 \text{ V} \sim 5.5 \text{ V}, \, \text{($\mu$PD70F3427 only)}, \end{split}$$

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $\label{eq:VSS5} V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = MV_{SS5} \; (\mu\text{PD70F3427 only}) = 0 \; V$ 

Table 6-9 Pin Group 5 Low Voltage Operating Range

| Parameter               | Pin<br>mode <sup>a</sup> | Symbol           | Test<br>Conditions | Min                   | Тур | Мах                    | Unit |
|-------------------------|--------------------------|------------------|--------------------|-----------------------|-----|------------------------|------|
| Input Voltage High      | Schmitt1                 | V <sub>IH1</sub> |                    | 0.7 AV <sub>DD5</sub> |     | $AV_{DD5}$             | V    |
|                         | Schmitt2                 | V <sub>IH2</sub> |                    | 0.8 AV <sub>DD5</sub> |     | $AV_{DD5}$             | V    |
| Input Voltage Low       | Schmitt1                 | V <sub>IL1</sub> |                    | 0                     |     | 0.3 AV <sub>DD5</sub>  | V    |
|                         | Schmitt2                 | V <sub>IH2</sub> |                    | 0                     |     | 0.35 AV <sub>DD5</sub> | V    |
| Input Voltage           | Schmitt1                 | V <sub>HI1</sub> |                    | 150                   |     |                        | mV   |
| Hysteresis <sup>b</sup> | Schmitt2                 | V <sub>IH2</sub> |                    | 150                   |     |                        | mV   |

Schmitt1 and Schmitt2 denote the schmitt trigger input characteristics of the device pins.

b) Not tested in production. Specified by design.

# 6.6 Pin Group 3: GPIO and LCD Bus Interface (μPD70F3426A, μPD70F3425, μPD70F3424, μPD70F3423, μPD70F3421)

Pin Group 3: GPIO and LCD Bus interface supplied by DV<sub>DD5</sub>
 3: ( P32-33, P86-87, P90-97, P104-107 )

Note LCD bus function on these pins is not available in  $\mu$ PD70F3423,  $\mu$ PD70F3422 and  $\mu$ PD70F3421.

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $\mathrm{DV_{DD5}} = 4.0~\mathrm{V} \sim 5.5~\mathrm{V},~\mathrm{BV_{DD5}} = 3.0~\mathrm{V} \sim 5.5~\mathrm{V},$ 

 $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, \text{ SMV}_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $\mathsf{V}_{\mathsf{SS5}} = \mathsf{BV}_{\mathsf{SS5}} = \mathsf{DV}_{\mathsf{SS5}} = \mathsf{SMV}_{\mathsf{SS5}} = \mathsf{AV}_{\mathsf{SS}} = \mathsf{0} \; \mathsf{V}$ 

Table 6-10 Pin Group 3 Normal Operating Range

| Parameter                     | Pin<br>mode <sup>a</sup> | Pin<br>Group | Symbol            | Test<br>Conditions         | Min.                     | Тур | Max.                  | Unit |
|-------------------------------|--------------------------|--------------|-------------------|----------------------------|--------------------------|-----|-----------------------|------|
| Input voltage high            | Schmitt1                 |              | V <sub>IH1</sub>  |                            | 0.7 DV <sub>DD5</sub>    |     | DV <sub>DD5</sub>     | V    |
|                               | Schmitt2                 |              | V <sub>IH2</sub>  |                            | 0.8 DV <sub>DD5</sub>    |     | DV <sub>DD5</sub>     | V    |
|                               | CMOS1                    |              | V <sub>IH3</sub>  |                            | 0.7 DV <sub>DD5</sub>    |     | DV <sub>DD5</sub>     | V    |
|                               | CMOS 2                   |              | V <sub>IH4</sub>  |                            | 0.8 DV <sub>DD5</sub>    |     | DV <sub>DD5</sub>     | V    |
| Input voltage low             | Schmitt1                 |              | V <sub>IL1</sub>  |                            | 0                        |     | 0.3 DV <sub>DD5</sub> | V    |
|                               | Schmitt2                 |              | V <sub>IL2</sub>  |                            | 0                        |     | 0.4 DV <sub>DD5</sub> | V    |
|                               | CMOS1                    |              | V <sub>IL3</sub>  |                            | 0                        |     | 0.3 DV <sub>DD5</sub> | V    |
|                               | CMOS2                    |              | V <sub>IL4</sub>  |                            | 0                        |     | 0.4 DV <sub>DD5</sub> | V    |
| Input hysteresis <sup>b</sup> | Schmitt1                 |              | V <sub>HY1</sub>  |                            | 150                      |     |                       | mV   |
|                               | Schmitt2                 | 3            | V <sub>HY2</sub>  |                            | 150                      |     |                       | mV   |
| Output voltage high           | Limit1                   |              | V <sub>OH</sub>   | $I_{OH} = -2.0 \text{ mA}$ | DV <sub>DD5</sub> - 0.45 |     |                       | V    |
|                               | Limit2                   |              | V <sub>OH</sub>   | $I_{OH} = -5.0 \text{ mA}$ | DV <sub>DD5</sub> - 0.45 |     |                       | V    |
| Output voltage low            | Limit1                   |              | V <sub>OL</sub>   | I <sub>OL</sub> = 2.0 mA   |                          |     | 0.45                  | V    |
|                               | Limit2                   |              | V <sub>OL</sub>   | I <sub>OL</sub> = 5.0 mA   |                          |     | 0.45                  | V    |
| Maximum output                | Limit1                   |              | I <sub>OHM1</sub> | ., .,                      | -2                       |     | -12                   | mA   |
| short circuit current high    | Limit2                   |              | I <sub>OHM2</sub> | V <sub>OH</sub> = 0 V      | -5                       |     | -30                   | mA   |
| Maximum output                | Limit1                   |              | I <sub>OLM1</sub> |                            | 2                        |     | 12                    | mA   |
| short circuit current low     | Limit2                   |              | I <sub>OLM2</sub> | $V_{OL} = DV_{DD5}$        | 5                        |     | 30                    | mA   |

a) CMOS1, CMOS2, Schmitt1 and Schmitt2 denote the non-schmitt and the two schmitt trigger input characteristics of the device pins. This characteristic can be selected bitwise by software. CMOS2 and SCHMITT2 are only available on Port P8.

Limit1 and Limit2 denote the two output characteristics with current limit functionality of the device pins. The characteristic can be selected bitwise by software.

b) Not tested in production. Specified by design.

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $\mathrm{DV}_{\mathrm{DD5}} = 3.0~\mathrm{V} \sim 4.0~\mathrm{V},~\mathrm{BV}_{\mathrm{DD5}} = 3.0~\mathrm{V} \sim 5.5~\mathrm{V},$ 

 $\mathrm{AV_{DD}} = 3.2~\mathrm{V} \sim 5.5~\mathrm{V},~\mathrm{SMV_{DD5}} = 3.2~\mathrm{V} \sim 5.5~\mathrm{V},$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

Note Refer to "Power On Clear" on page 81 for further functional restriction.

Table 6-11 Pin Group 3 Low Voltage Operating Range

| Parameter                     | Pin<br>mode <sup>a</sup> | Pin<br>Group | Symbol            | Test<br>Conditions         | Min.                     | Тур | Max.                   | Unit |
|-------------------------------|--------------------------|--------------|-------------------|----------------------------|--------------------------|-----|------------------------|------|
| Input voltage high            | Schmitt1                 |              | V <sub>IH1</sub>  |                            | 0.7 DV <sub>DD5</sub>    |     | DV <sub>DD5</sub>      | V    |
|                               | Schmitt2                 |              | V <sub>IH2</sub>  |                            | 0.8 DV <sub>DD5</sub>    |     | DV <sub>DD5</sub>      | V    |
|                               | CMOS1                    |              | V <sub>IH3</sub>  |                            | 0.7 DV <sub>DD5</sub>    |     | DV <sub>DD5</sub>      | V    |
|                               | CMOS2                    |              | V <sub>IH4</sub>  |                            | 0.8 DV <sub>DD5</sub>    |     | DV <sub>DD5</sub>      | V    |
| Input voltage low             | Schmitt1                 |              | V <sub>IL1</sub>  |                            | 0                        |     | 0.3 DV <sub>DD5</sub>  | V    |
|                               | Schmitt2                 |              | V <sub>IL2</sub>  |                            | 0                        |     | 0.35 DV <sub>DD5</sub> | V    |
|                               | CMOS1                    |              | V <sub>IL3</sub>  |                            | 0                        |     | 0.3 DV <sub>DD5</sub>  | V    |
|                               | CMOS2                    |              | $V_{IL4}$         |                            | 0                        |     | 0.4 DV <sub>DD5</sub>  | V    |
| Input hysteresis <sup>b</sup> | Schmitt1                 |              | V <sub>HY1</sub>  |                            | 100                      |     |                        | mV   |
|                               | Schmitt2                 | 3            | V <sub>HY2</sub>  |                            | 100                      |     |                        | mV   |
| Output voltage high           | Limit1                   |              | V <sub>OH</sub>   | $I_{OH} = -1.0 \text{ mA}$ | DV <sub>DD5</sub> - 0.45 |     |                        | V    |
|                               | Limit2                   |              | V <sub>OH</sub>   | $I_{OH} = -2.0 \text{ mA}$ | DV <sub>DD5</sub> - 0.45 |     |                        | V    |
| Output voltage low            | Limit1                   |              | V <sub>OL</sub>   | I <sub>OL</sub> = 1.0 mA   |                          |     | 0.45                   | V    |
|                               | Limit2                   |              | V <sub>OL</sub>   | I <sub>OL</sub> = 2.0 mA   |                          |     | 0.45                   | V    |
| Maximum output                | Limit1                   |              | I <sub>OHM1</sub> |                            | -1                       |     |                        | mA   |
| short circuit current high    | Limit2                   |              | I <sub>OHM2</sub> | V <sub>OH</sub> = 0 V      | -2                       |     |                        | mA   |
| Maximum output                | Limit1                   |              | I <sub>OLM1</sub> |                            | 1                        |     |                        | mA   |
| short circuit current low     | Limit2                   |              | I <sub>OLM2</sub> | $V_{OL} = DV_{DD5}$        | 2                        |     |                        | mA   |

CMOS1, CMOS2, Schmitt1 and Schmitt2 denote the non-schmitt and the two schmitt trigger input characteristics of the device pins. This characteristic can be selected bitwise by software.
Limit1 and Limit2 denote the two output characteristics with current limit functionality of the device pins. The characteristic can be selected bitwise by software.

Caution

Do not operate buffers of pin group 3 in current limit state, when the LCD function is used. Failing to do so may lead to a decreased accuracy of the LCD waveforms.

b) Not tested in production. Specified by design.

## 6.7 Pin Group 3: GPIO and LCD Bus and external Memory Interface (µPD70F3427)

 Pin Group 3: GPIO and LCD Bus interface and external memory interface supplied by DV<sub>DD5</sub>

3: (P32-33, P86-87, P90-97, P104-107, P141-142)

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, BV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V},$ 

 $\mathrm{AV_{DD}} = 3.2~\mathrm{V} \sim 5.5~\mathrm{V},~\mathrm{SMV_{DD5}} = 3.2~\mathrm{V} \sim 5.5~\mathrm{V},$ 

 $MV_{DD5} = 3.0 \ V \sim 5.5 \ V,$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $\mathsf{V}_{\mathsf{SS5}} = \mathsf{BV}_{\mathsf{SS5}} = \mathsf{DV}_{\mathsf{SS5}} = \mathsf{SMV}_{\mathsf{SS5}} = \mathsf{AV}_{\mathsf{SS}} = \mathsf{0} \ \mathsf{V},$ 

 $MV_{SS5} = 0 V$ 

Table 6-12 Pin Group 3 Normal Operating Range

| Parameter           | Pin<br>mode <sup>a</sup> | Pin<br>Group | Symbol          | Test<br>Conditions         | Min.                     | Тур | Max.                  | Unit |
|---------------------|--------------------------|--------------|-----------------|----------------------------|--------------------------|-----|-----------------------|------|
| Input voltage high  | CMOS1                    |              | $V_{IH3}$       |                            | 0.7 DV <sub>DD5</sub>    |     | $DV_{DD5}$            | ٧    |
| Input voltage low   | CMOS1                    | 3            | $V_{IL3}$       |                            | 0                        |     | 0.3 DV <sub>DD5</sub> | V    |
| Output voltage high | No Limit                 | 3            | V <sub>OH</sub> | $I_{OH} = -5.0 \text{ mA}$ | DV <sub>DD5</sub> - 0.45 |     |                       | V    |
| Output voltage low  | No Limit                 |              | V <sub>OL</sub> | $I_{OL} = 5.0 \text{ mA}$  |                          |     | 0.45                  | V    |

a) CMOS1 denotes the fixed non-schmitt input characteristics of these device pins. This pin group does not support current limitation.

### 6.8 Pin Group 6: External Memory Interface (μPD70F3427)

Pin Group 6: External Memory Interface supplied by MV<sub>DD5</sub>
 6: (A0-23, D0-15, CS0-1, CS3-4, WAIT, RD, WR, BE0-1, P140)

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $\mathrm{DV}_{\mathrm{DD5}} = 3.0~\mathrm{V} \sim 5.5~\mathrm{V},~\mathrm{BV}_{\mathrm{DD5}} = 3.0~\mathrm{V} \sim 5.5~\mathrm{V},$ 

 $AV_{DD} = 3.2 \text{ V} \sim 4.0 \text{ V}, \text{ SMV}_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $MV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = MV_{SS5} = 0 V$ 

Table 6-13 Pin Group 3 Normal Operating Range

| Parameter           | Pin<br>mode <sup>a</sup> | Pin<br>Group | Symbol           | Test<br>Conditions         | Min.                     | Тур | Max.                  | Unit |
|---------------------|--------------------------|--------------|------------------|----------------------------|--------------------------|-----|-----------------------|------|
| Input voltage high  | CMOS1                    |              | V <sub>IH6</sub> |                            | 0.7 MV <sub>DD5</sub>    |     | $MV_{DD5}$            | V    |
| Input voltage low   | CMOS1                    | 6            | V <sub>IL6</sub> |                            | 0                        |     | 0.3 MV <sub>DD5</sub> | V    |
| Output voltage high | No Limit                 | O            | V <sub>OH</sub>  | $I_{OH} = -5.0 \text{ mA}$ | MV <sub>DD5</sub> - 0.45 |     |                       | V    |
| Output voltage low  | No Limit                 |              | V <sub>OL</sub>  | $I_{OL} = 5.0 \text{ mA}$  |                          |     | 0.45                  | V    |

a) CMOS1 denotes the fixed non-schmitt input characteristics of the device pins. This pin group does not support current limitation.

#### 6.9 LCD Common and Segment Lines

Note The LCD common and segment function is only available in  $\mu$ PD70F3423,  $\mu$ PD70F3422 and  $\mu$ PD70F3421.

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = BV_{DD5} = 4.5 \text{ V} \sim 5.5 \text{ V},$ 

 $AV_{DD} = 3.2 \text{ V} \sim 4.0 \text{ V}, SMV_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

Note 1. Refer to "Power On Clear" on page 81 for further functional restriction.

The power supply configuration is restricted, when the LCD is used.
The LCD voltages are generated centrally. Since the LCD output buffers
are supplied by different supplies (BV<sub>DD5</sub> and DV<sub>DD5</sub>) it is necessary that
BV<sub>DD5</sub> is equal to DV<sub>DD5</sub>.

Table 6-14 DC Characteristics LCD Common and Segment Lines

| Parameter                                | Symbol             | TestConditions                                                                         | Min.                    | Тур                            | Max                     | Unit |
|------------------------------------------|--------------------|----------------------------------------------------------------------------------------|-------------------------|--------------------------------|-------------------------|------|
| LCD Segment Output<br>Voltage (unloaded) | V <sub>ODS</sub>   | IO = ±1μA                                                                              | V <sub>LCDn</sub> - 0.2 | V <sub>LCDn</sub> <sup>a</sup> | V <sub>LCDn</sub> + 0.2 | V    |
| LCD Common Output<br>Voltage (unloaded)  | V <sub>ODC</sub>   | IO = ±1μA                                                                              | V <sub>LCDn</sub> - 0.2 | V <sub>LCDn</sub>              | V <sub>LCDn</sub> + 0.2 | V    |
| LCD split voltage <sup>b</sup>           | $V_{LC0}$          | IO = ±1.5 mA                                                                           | V <sub>LCD0</sub> - 0.1 | $V_{LCD0}$                     | V <sub>LCD0</sub> + 0.1 | V    |
|                                          | V <sub>LC1</sub>   | IO = ±1.0 mA                                                                           | V <sub>LCD1</sub> - 0.1 | V <sub>LCD1</sub>              | V <sub>LCD1</sub> + 0.1 | V    |
|                                          | V <sub>LC2</sub>   | IO = ±1.0 mA                                                                           | V <sub>LCD2</sub> - 0.1 | V <sub>LCD2</sub>              | V <sub>LCD2</sub> + 0.1 | V    |
|                                          | V <sub>LC3</sub>   | $IO = \pm 1.5 \text{ mA}$                                                              | V <sub>LCD3</sub> - 0.1 | V <sub>LCD3</sub>              | V <sub>LCD3</sub> + 0.1 | V    |
| LCD Series resistance <sup>c</sup>       | R <sub>LCDS</sub>  | Segment lines,<br>V <sub>LCDn</sub> to pin                                             |                         |                                | 1.8                     | kΩ   |
|                                          | R <sub>LCDC</sub>  | Common lines,<br>V <sub>LCDn</sub> to pin                                              |                         |                                | 1.8                     | kΩ   |
| LCD operation current                    | IDD <sub>LCD</sub> | Frame frequency 244Hz,<br>all segment and common<br>lines set to LCD mode and<br>open. |                         |                                | 280                     | μΑ   |

a) VLCDn (n= 0..3) represents one of the four possible voltage levels at the LCD pins. See table below for reference.

Caution

Do not operate buffers of pin group 3 in current limit state, when the LCD function is used. Failing to do so may lead to a decreased accuracy of the LCD waveforms.

b) The split voltage is an internal design value. Direct measurement is not possible.

c) The series resistance is an internal design value. Direct measurement is not possible.

Table 6-15 Definitions for V<sub>LCD</sub>

| Parameter | Voltage <sup>a</sup>           |
|-----------|--------------------------------|
| VLCD0     | DV <sub>DD5</sub>              |
| VLCD1     | 2/3 x DV <sub>DD5</sub>        |
| VLCD2     | 1/3 x DV <sub>DD5</sub>        |
| VLCD3     | $0 \times DV_{DD5} = DV_{SS5}$ |

a) The LCD voltage is always derived from one central supply DVDD5, even when the pin is supplied by a different supply in port or special function mode.

#### 6.10 Stepper Motor Driver IO

Pin Group 4: Stepper Motor outputs supplied by SMV<sub>DD5</sub>
 4A: (P110-117, P120-123)
 4B: (P124-127, P130-137)

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

$$\begin{split} & DV_{DD5} = 3.0 \ V \sim 5.5 \ V, \ BV_{DD5} = 3.0 \ V \sim 5.5 \ V, \\ & AV_{DD} = 3.2 \ V \sim 4.0 \ V, \ SMV_{DD5} = 4.0 \ V \sim 5.5 \ V, \\ & MV_{DD5} = 3.0 \ V \sim 5.5 \ V \ (\mu PD70F3427 \ only), \end{split}$$

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 \text{ only})$ 

Table 6-16 DC Characteristics Stepper Motor Driver Input Normal Voltage Operation

| Parameter               | Pin<br>mode <sup>a</sup> | Symbol           | Test<br>Conditions | Min                    | Тур | Мах                    | Unit |
|-------------------------|--------------------------|------------------|--------------------|------------------------|-----|------------------------|------|
| Input Voltage High      | Schmitt1                 | V <sub>IH1</sub> |                    | 0.7 SMV <sub>DD5</sub> |     | $SMV_{DD5}$            | V    |
|                         | Schmitt2                 | V <sub>IH2</sub> |                    | 0.8 SMV <sub>DD5</sub> |     | SMV <sub>DD5</sub>     | V    |
|                         | CMOS1                    | V <sub>IH3</sub> |                    | 0.7 SMV <sub>DD5</sub> |     | SMV <sub>DD5</sub>     | V    |
|                         | CMOS2                    | V <sub>IH4</sub> |                    | 0.8 SMV <sub>DD5</sub> |     | SMV <sub>DD5</sub>     | V    |
| Input Voltage Low       | Schmitt1                 | V <sub>IL1</sub> |                    | 0                      |     | 0.3 SMV <sub>DD5</sub> | V    |
|                         | Schmitt2                 | V <sub>IL2</sub> |                    | 0                      |     | 0.5 SMV <sub>DD5</sub> | V    |
|                         | CMOS1                    | V <sub>IL3</sub> |                    | 0                      |     | 0.3 SMV <sub>DD5</sub> | V    |
|                         | CMOS2                    | V <sub>IL4</sub> |                    | 0                      |     | 0.5 SMV <sub>DD5</sub> | V    |
| Input Voltage           | Schmitt1                 | V <sub>HI1</sub> |                    | 150                    |     |                        | mV   |
| Hysteresis <sup>b</sup> | Schmitt2                 | V <sub>HI2</sub> |                    | 150                    |     |                        | mV   |

a) CMOS1, CMOS2, Schmitt1 and Schmitt2 denote the non-schmitt trigger and the two schmitt trigger input characteristics of the device pins. This characteristic can be selected bitwise by software.

b) Not tested in production. Specified by design.

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, BV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V},$  $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, \text{ SMV}_{DD5} = 3.2 \text{ V} \sim 4.0 \text{ V},$  $MV_{DD5} = 3.0~V \sim 5.5~V$  (µPD70F3427 only),

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 only)$ 

Table 6-17 DC Characteristics Stepper Motor Driver Input Low Voltage Operation

| Parameter               | Pin<br>mode <sup>a</sup> | Symbol           | Test<br>Conditions | Min                    | Тур | Max                     | Unit |
|-------------------------|--------------------------|------------------|--------------------|------------------------|-----|-------------------------|------|
| Input Voltage High      | Schmitt1                 | V <sub>IH1</sub> |                    | 0.7 SMV <sub>DD5</sub> |     |                         |      |
|                         | Schmitt2                 | V <sub>IH2</sub> |                    | 0.8 SMV <sub>DD5</sub> |     | SMV <sub>DD5</sub>      | V    |
|                         | CMOS1                    | V <sub>IH3</sub> |                    | 0.7 SMV <sub>DD5</sub> |     |                         | V    |
|                         | CMOS2                    | V <sub>IH4</sub> |                    | 0.8 SMV <sub>DD5</sub> |     |                         |      |
| Input Voltage Low       | Schmitt1                 | V <sub>IL1</sub> |                    | 0                      |     | 0.3 SMV <sub>DD5</sub>  | V    |
|                         | Schmitt2                 | V <sub>IL2</sub> |                    | 0                      |     | 0.35 SMV <sub>DD5</sub> | V    |
|                         | CMOS1                    | V <sub>IL3</sub> |                    | 0                      |     | 0.3 SMV <sub>DD5</sub>  | V    |
|                         | CMOS2                    | V <sub>IL4</sub> |                    | 0                      |     | 0.35 SMV <sub>DD5</sub> | V    |
| Input Voltage           | Schmitt1                 | V <sub>HI1</sub> |                    | 100                    |     |                         | mV   |
| Hysteresis <sup>b</sup> | Schmitt2                 | V <sub>HI2</sub> |                    | 100                    |     |                         | mV   |

CMOS1, CMOS2, Schmitt1 and Schmitt2 denote the non-schmitt trigger and the two schmitt trigger input characteristics of the device pins. This characteristic can be selected bitwise by software.

b) Not tested in production. Specified by design.

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, BV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V},$  $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, SMV_{DD5} = 4.75 \text{ V} \sim 5.25 \text{ V},$ 

 $MV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V} (\mu PD70F3427 \text{ only}),$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 \text{ only})$ 

Note 1. Refer to "Power On Clear" on page 81 for further functional restriction.

2. The stepper output drivers have no current limitation and are not protected regarding short circuit.

Table 6-18 DC Characteristics Stepper Motor Driver Output Normal Operation

| Parameter                                  | Pin<br>mode | Symbol             | Test<br>Conditions                                          | Min                      | Тур | Мах                | Unit |
|--------------------------------------------|-------------|--------------------|-------------------------------------------------------------|--------------------------|-----|--------------------|------|
| Output Voltage High                        |             | V <sub>OH</sub>    | $I_{OH} = -40 \text{ mA},$<br>$T_{A} = -40^{\circ}\text{C}$ | SMV <sub>DD5</sub> - 0.5 |     | SMV <sub>DD5</sub> | V    |
|                                            |             | V <sub>OH</sub>    | $I_{OH} = -30 \text{ mA},$<br>$T_{A} = +25^{\circ}\text{C}$ | SMV <sub>DD5</sub> - 0.5 |     | SMV <sub>DD5</sub> | V    |
|                                            |             | V <sub>OH</sub>    | $I_{OH} = -27 \text{ mA},$<br>$T_{A} = +85^{\circ}\text{C}$ | SMV <sub>DD5</sub> - 0.5 |     | SMV <sub>DD5</sub> | V    |
| Output Voltage Low                         |             | V <sub>OL</sub>    | I <sub>OL</sub> = 40 mA,<br>T <sub>A</sub> = -40°C          | 0                        |     | 0.5                | V    |
|                                            |             | V <sub>OL</sub>    | $I_{OL} = 30 \text{ mA},$<br>$T_{A} = +25^{\circ}\text{C}$  | 0                        |     | 0.5                | V    |
|                                            |             | V <sub>OL</sub>    | $I_{OL} = 27 \text{ mA},$<br>$T_{A} = +85^{\circ}\text{C}$  | 0                        |     | 0.5                | V    |
| Output voltage deviation <sup>a</sup>      |             | V <sub>DEV</sub>   |                                                             | 0                        |     | 50                 | mV   |
| Output Slew rate <sup>b</sup>              |             | t <sub>RF</sub>    | 10% - 90%                                                   | 12                       | 25  | 70                 | ns   |
| Peak Cross Current <sup>c</sup>            |             | I <sub>CROSS</sub> |                                                             |                          |     | 50                 | mA   |
| Output Pulse width <sup>d</sup>            |             | t <sub>MO</sub>    |                                                             | 125                      |     |                    | ns   |
| Output Pulse length deviation <sup>e</sup> |             | t <sub>SMDEV</sub> |                                                             | -10                      | +5  | +45                | ns   |

a) Output voltage deviation defines the difference of the outputs levels of the same stepper motor.

 $V_{DEV} = max \; (\; |\; V_{OHx} - V_{OHy} \; |\; , \; |\; V_{OLx} - V_{OLy} \; |\; ) \; @ \; I_{OHx} = I_{OHy}, \; I_{OLx} = I_{OLy}.$ 

x and y denote any combination of two pins of the following pin groups: (P110-P113, P114-117, P120-123, P124-P127, P130-P133, P134-P137)

The output voltage deviation is not tested, but specified by design.

b) The slew rate is not tested, but derived from simulation.

The slew rate control generates a cross current in the output stage to control the energy of the external inductive load. The cross current flows only during the output transistion time t<sub>RF</sub>. It flows in addition to the output current. The cross current is not tested, but derived from simulation.

d) The output buffer can not generate high or low pulses shorter than this time, because of its slew rate control system. This value is not tested, but derived from simulation.

e) The slew rate control function causes a deviation of output pulse time compared to the ideal selected output pulse setting. This value is not tested, but derived from simulation.

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

$$\begin{split} & \text{DV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V}, \text{ BV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V}, \\ & \text{AV}_{\text{DD}} = 3.2 \text{ V} \sim 5.5 \text{ V}, \text{ SMV}_{\text{DD5}} = 3.2 \text{ V} \sim 4\text{-}75 \text{ V}, \\ & \text{MV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V} \text{ ($\mu$PD70F3427 only)}, \end{split}$$

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 \text{ only})$ 

Table 6-19 DC Characteristics Stepper Motor Driver Output Low Voltage Operation

| Parameter           | Pin<br>mode | Symbol   | Test<br>Conditions        | Min                      | Тур | Мах         | Unit |
|---------------------|-------------|----------|---------------------------|--------------------------|-----|-------------|------|
| Output Voltage High |             | $V_{OH}$ | $I_{OH} = -5 \text{ mA},$ | SMV <sub>DD5</sub> - 0.5 |     | $SMV_{DD5}$ | V    |
| Output Voltage Low  |             | $V_{OL}$ | $I_{OL} = +5 \text{ mA},$ | 0                        |     | 0.5         | V    |

 Pin Group 7: All pins supplied with Zero Point detection function This group is a subset of group 4 7: (P113, P117, P120-127, P133, P137)

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

$$\begin{split} \text{DV}_{\text{DD5}} &= 3.0 \text{ V} \sim 5.5 \text{ V}, \text{ BV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V}, \\ \text{AV}_{\text{DD}} &= 3.2 \text{ V} \sim 5.5 \text{ V}, \text{ SMV}_{\text{DD5}} = 3.2 \text{ V} \sim 4.0 \text{ V}, \\ \text{MV}_{\text{DD5}} &= 3.0 \text{ V} \sim 5.5 \text{ V} \text{ ($\mu$PD70F3427 only)}, \end{split}$$

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 only)$ 

Table 6-20 DC Characteristics Stepper Motor Driver Zeropoint Detection

| Parameter         | Symbol            | Test<br>Conditions            | Min                           | Тур | Max                           | Unit |
|-------------------|-------------------|-------------------------------|-------------------------------|-----|-------------------------------|------|
| Threshold voltage | V <sub>IL1</sub>  |                               | 1/9 SMV <sub>DD5</sub> - 70mV |     | 1/9 SMV <sub>DD5</sub> + 70mV | ٧    |
| Detection delay   | t <sub>ZPDD</sub> | 100mV Step,<br>50mV overdrive |                               |     | 100 <sup>a</sup>              | ns   |

a) Not tested in production. Specified by design.

#### 6.11 Current Limit Function of I/O buffers

The output buffers of following pin groups incorporate a current limiting function:

μPD70F3426A, μPD70F3425, μPD70F3424, μPD70F3423, μPD70F3422, μPD70F3421:
 pin groups 1, 3 and P07 of pin group 2

• μPD70F3427: pin group 1 and P07 of pin group 2

This function limits the output current of the buffer to a certain value during output signal switching.

The limit is disabled when the buffer output voltage is near to its target voltage, thus providing full drivability. During full drivability the current may reach values given in absolute maximum ratings for a single pin.

The user can select different limit ranges by software (refer to User's Manual for details).

The limit function is independant from the operation mode of the device.

A permanent short circuit of these outputs is not permitted.

The stepper motor driver outputs do not support a current limiting function.



Figure 6-1 Current Limit Function Principle

Note The current limit function of the I/O buffers needs additional bias current to control the output stage. The additional bias current depend on the status of each buffer. Each buffer with either high or low output and in the stage of current limiting will draw this bias current.

Table 6-21 Buffer status for bias current

| Intended Output | Current limit | additional current |
|-----------------|---------------|--------------------|
| L               | No            | No                 |
| L               | Yes           | Yes                |
| Н               | No            | No                 |
| Н               | Yes           | Yes                |

Conditions

$$\begin{split} &T_{A} = -40^{\circ}\text{C} \sim +85^{\circ}\text{C}, \\ &D\text{V}_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, \text{BV}_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, \\ &A\text{V}_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, \text{SMV}_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V}, \\ &M\text{V}_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V} \text{ ($\mu$PD70F3427 only)}, \\ &\text{V}_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V}, \\ &\text{V}_{SS5} = \text{BV}_{SS5} = \text{DV}_{SS5} = \text{SMV}_{SS5} = \text{AV}_{SS} = 0 \text{ V}, \\ &M\text{V}_{SS5} = 0 \text{ V} \text{ ($\mu$PD70F3427 only)} \end{split}$$

- Note 1. Refer to "Power On Clear" on page 81 for further functional restriction.
  - 2. The function of the current limiting operation is sensitive against inductive loads under a certain condition:
    - The load of the pin is below the selected current limit and the device could reach a sufficient output voltage. The device changed to full drivability.
    - The external circuitry sinks/sources more and more current.
    - The current creates an increasing voltage drop in the output stage of the device.
    - The increasing voltage drop enables the current limiting function.
    - The enabling of the current limit together with an external inductance may lead to an oscillation of the output between the limited and unlimited state. The external inductance creates voltage peaks that change the state of the output buffers current limiting function.
    - Recommendation: keep external inductance small (keep external wiring short).
  - 3. The pin group 3 of the derivative  $\mu PD70F3427$  does not include a current limit function.

Table 6-22 DC Characteristics of Current Limiting Function <sup>a</sup>

| Parameter                                           | Pin<br>mode | Symbol             | Test<br>Conditions | Min                     | Тур | Max        | Unit |
|-----------------------------------------------------|-------------|--------------------|--------------------|-------------------------|-----|------------|------|
| Limit disable threshold voltage for V <sub>OH</sub> |             | V <sub>ODH</sub>   |                    | VDDx <sup>b</sup> - 1.6 |     | VDDx - 1.1 | V    |
| Limit disable threshold voltage for V <sub>OL</sub> |             | V <sub>ODL</sub>   |                    | 1.1                     |     | 1.6        | V    |
| Supply Current per buffer                           | Limit1      | I <sub>DDCL1</sub> |                    |                         |     | 0.8        | mA   |
| for current limitation <sup>c</sup>                 | Limit2      | I <sub>DDCL2</sub> |                    |                         |     | 1.7        | mA   |

a) These values are not tested. They are given based on design simulation.

b) VDDx denotes the corresponding voltage supply of the pin.

c) This current need not be considered during absolute maximum current calculation.

#### 6.12 Supply Current

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

$$\begin{split} \text{DV}_{\text{DD5}} &= 3.0 \text{ V} \sim 5.5 \text{ V}, \, \text{BV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V}, \\ \text{AV}_{\text{DD}} &= 3.2 \text{ V} \sim 5.5 \text{ V}, \, \text{SMV}_{\text{DD5}} = 3.2 \text{ V} \sim 5.5 \text{ V}, \\ \text{MV}_{\text{DD5}} &= 3.0 \text{ V} \sim 5.5 \text{ V} \, (\mu\text{PD70F3427 only}), \end{split}$$

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 only)$ 

Table 6-23 DC Characteristics Supply Current µPD70F3426A a

| Parameter          | Symbol            | Test Conditions                                             | Min | Тур | Max | Unit |
|--------------------|-------------------|-------------------------------------------------------------|-----|-----|-----|------|
|                    | I <sub>DD10</sub> | Operating<br>(f <sub>CPU</sub> = 64 MHz;<br>SSCG,PLL: on)   |     | 100 | 130 | mA   |
|                    | I <sub>DD11</sub> | Operating<br>(f <sub>CPU</sub> = 48 MHz;<br>SSCG,PLL: on)   |     | 77  | 100 | mA   |
|                    | I <sub>DD12</sub> | Operating<br>(f <sub>CPU</sub> = 32 MHz;<br>SSCG,PLL: on)   |     | 57  | 75  | mA   |
|                    | I <sub>DD13</sub> | Operating<br>(f <sub>CPU</sub> = 24 MHz;<br>SSCG,PLL: on)   |     | 46  | 60  | mA   |
|                    | I <sub>DD13</sub> | Operating<br>(f <sub>CPU</sub> = 16 MHz;<br>SSCG,PLL: on)   |     | 35  | 45  | mA   |
| Supply current     | I <sub>DD13</sub> | Operating<br>(f <sub>CPU</sub> = 8 MHz;<br>SSCG,PLL: on)    |     | 24  | 30  | mA   |
| <b>Зирру синен</b> | I <sub>DD14</sub> | Operating<br>(f <sub>CPU</sub> = 4 MHz;<br>SSCG,PLL: off)   |     | 15  | 19  | mA   |
|                    | I <sub>DD15</sub> | Operating<br>(f <sub>CPU</sub> = 32 kHz;<br>SSCG,PLL: off)  |     | 1   | 1.3 | mA   |
|                    | I <sub>DD16</sub> | Operating<br>(f <sub>CPU</sub> = RingOSC;<br>SSCG,PLL: off) |     | 8.1 | 11  | mA   |
|                    | I <sub>DD20</sub> | HALT Mode<br>(f <sub>PLL</sub> = 64 MHz;<br>SSCG,PLL: on)   |     | 48  | 65  | mA   |
|                    | I <sub>DD21</sub> | HALT Mode<br>(f <sub>PLL</sub> = 48 MHz;<br>SSCG,PLL: on)   |     | 39  | 50  | mA   |
|                    | I <sub>DD30</sub> | IDLE Mode<br>(f <sub>PLL</sub> = 64 MHz;<br>SSCG,PLL: on)   |     | 5   | 7   | mA   |

Table 6-23 DC Characteristics Supply Current μPD70F3426A a (Continued)

| Parameter      | Symbol            | Test Conditions                                           | Min | Тур | Max | Unit |
|----------------|-------------------|-----------------------------------------------------------|-----|-----|-----|------|
|                | I <sub>DD31</sub> | IDLE Mode<br>(f <sub>PLL</sub> = 48 MHz;<br>SSCG,PLL: on) |     | 5   | 7   | mA   |
|                | I <sub>DD5</sub>  | STOP                                                      |     | 10  | 190 | μΑ   |
| Supply current | I <sub>DD6</sub>  | WATCH                                                     |     | 190 | 390 | μΑ   |
|                | I <sub>DD6A</sub> | WATCH Monitored                                           |     | 205 | 430 | μΑ   |
|                | I <sub>DD7</sub>  | SUB WATCH                                                 |     | 50  | 200 | μΑ   |
|                | I <sub>DD7A</sub> | SUB WATCH Monitored                                       |     | 65  | 215 | μΑ   |
|                | I <sub>DD7B</sub> | SUB WATCH on Ring-Osc                                     |     | 65  | 215 | μΑ   |

a) These values are target values without current consumption due to external circuitry at the IO-pins.

Caution Valid for all devices:

In case any flash-self-programming library function is executed during any operating condition mentioned above the current consumption of the concerned operating condition may increase.

The additional current consumption that may arise during the execution of any flash-self-programming library function is specified in the table below.

Table 6-24 Additional Supply Current (Operating) during Self-Flash-Programming

| Parameter                 | Symbol            | Test Conditions | Min | Тур | Max | Unit |
|---------------------------|-------------------|-----------------|-----|-----|-----|------|
| Additional supply current | I <sub>DD1x</sub> | Any Operating   |     | 1   | 3   | mA   |

Table 6-25 DC Characteristics Supply Current μPD70F3427 <sup>a</sup>

| Parameter      | Symbol            | Test Conditions                                             | Min | Тур | Max | Unit |
|----------------|-------------------|-------------------------------------------------------------|-----|-----|-----|------|
|                | I <sub>DD10</sub> | Operating<br>(f <sub>CPU</sub> = 64 MHz;<br>SSCG,PLL: on)   |     | 82  | 123 | mA   |
|                | I <sub>DD11</sub> | Operating<br>(f <sub>CPU</sub> = 48 MHz;<br>SSCG,PLL: on)   |     | 65  | 98  | mA   |
|                | I <sub>DD12</sub> | Operating<br>(f <sub>CPU</sub> = 32 MHz;<br>SSCG,PLL: on)   |     | 48  | 72  | mA   |
|                | I <sub>DD13</sub> | Operating<br>(f <sub>CPU</sub> = 24 MHz;<br>SSCG,PLL: on)   |     | 40  | 60  | mA   |
|                | I <sub>DD13</sub> | Operating<br>(f <sub>CPU</sub> = 16 MHz;<br>SSCG,PLL: on)   |     | 32  | 36  | mA   |
|                | I <sub>DD13</sub> | Operating<br>(f <sub>CPU</sub> = 8 MHz;<br>SSCG,PLL: on)    |     | 24  | 36  | mA   |
|                | I <sub>DD14</sub> | Operating<br>(f <sub>CPU</sub> = 4 MHz;<br>SSCG,PLL: off)   |     | 10  | 15  | mA   |
| Supply current | I <sub>DD15</sub> | Operating<br>(f <sub>CPU</sub> = 32 kHz;<br>SSCG,PLL: off)  |     | 0.2 | 1.2 | mA   |
|                | I <sub>DD16</sub> | Operating<br>(f <sub>CPU</sub> = RingOSC;<br>SSCG,PLL: off) |     | 3.3 | 6   | mA   |
|                | I <sub>DD20</sub> | HALT Mode<br>(f <sub>PLL</sub> = 64 MHz;<br>SSCG,PLL: on)   |     | 40  | 60  | mA   |
|                | I <sub>DD21</sub> | HALT Mode<br>(f <sub>PLL</sub> = 48 MHz;<br>SSCG,PLL: on)   |     | 32  | 48  | mA   |
|                | I <sub>DD30</sub> | IDLE Mode<br>(f <sub>PLL</sub> = 64 MHz;<br>SSCG,PLL: on)   |     | 6   | 9   | mA   |
|                | I <sub>DD31</sub> | IDLE Mode<br>(f <sub>PLL</sub> = 48 MHz;<br>SSCG,PLL: on)   |     | 5   | 7   | mA   |
|                | I <sub>DD5</sub>  | STOP                                                        |     | 10  | 190 | μΑ   |
|                | I <sub>DD6</sub>  | WATCH                                                       |     | 150 | 350 | μA   |
|                | I <sub>DD6A</sub> | WATCH Monitored                                             |     | 165 | 390 | μA   |
|                | I <sub>DD7</sub>  | SUB WATCH                                                   |     | 50  | 200 | μA   |
|                | I <sub>DD7A</sub> | SUB WATCH Monitored                                         |     | 65  | 215 | μA   |
|                | I <sub>DD7B</sub> | SUB WATCH on Ring-OSC                                       |     | 65  | 215 | μΑ   |

a) These values are target values without current consumption due to external circuitry at the IO-pins.

Table 6-26 DC Characteristics Supply Current μPD70F3425, μPD70F3424 <sup>a</sup>

| Parameter      | Symbol            | Test Conditions                                             | Min | Тур | Max | Unit |
|----------------|-------------------|-------------------------------------------------------------|-----|-----|-----|------|
|                | I <sub>DD10</sub> | Operating<br>(f <sub>CPU</sub> = 64MHz;<br>SSCG,PLL: on)    |     | 82  | 123 | mA   |
|                | I <sub>DD11</sub> | Operating<br>(f <sub>CPU</sub> = 48 MHz;<br>SSCG,PLL: on)   |     | 65  | 98  | mA   |
|                | I <sub>DD12</sub> | Operating<br>(f <sub>CPU</sub> = 32 MHz;<br>SSCG,PLL: on)   |     | 48  | 72  | mA   |
|                | I <sub>DD13</sub> | Operating<br>(f <sub>CPU</sub> = 24 MHz;<br>SSCG,PLL: on)   |     | 40  | 60  | mA   |
|                | I <sub>DD13</sub> | Operating<br>(f <sub>CPU</sub> = 16 MHz;<br>SSCG,PLL: on)   |     | 32  | 48  | mA   |
|                | I <sub>DD13</sub> | Operating<br>(f <sub>CPU</sub> = 8 MHz;<br>SSCG,PLL: on)    |     | 24  | 36  | mA   |
|                | I <sub>DD14</sub> | Operating<br>(f <sub>CPU</sub> = 4 MHz;<br>SSCG,PLL: off)   |     | 10  | 15  | mA   |
| Supply current | I <sub>DD15</sub> | Operating<br>(f <sub>CPU</sub> = 32 kHz;<br>SSCG,PLL: off)  |     | 0.2 | 1.2 | mA   |
|                | I <sub>DD16</sub> | Operating<br>(f <sub>CPU</sub> = RingOSC;<br>SSCG,PLL: off) |     | 3.3 | 6   | mA   |
|                | I <sub>DD20</sub> | HALT Mode<br>(f <sub>PLL</sub> = 64 MHz;<br>SSCG,PLL: on)   |     | 40  | 60  | mA   |
|                | I <sub>DD21</sub> | HALT Mode<br>(f <sub>PLL</sub> = 48 MHz;<br>SSCG,PLL: on)   |     | 32  | 48  | mA   |
|                | I <sub>DD30</sub> | IDLE Mode<br>(f <sub>PLL</sub> = 64 MHz;<br>SSCG,PLL: on)   |     | 6   | 9   | mA   |
|                | I <sub>DD31</sub> | IDLE Mode<br>(f <sub>PLL</sub> = 48 MHz;<br>SSCG,PLL: on)   |     | 5   | 7.5 | mA   |
|                | I <sub>DD5</sub>  | STOP                                                        |     | 10  | 190 | μΑ   |
|                | I <sub>DD6</sub>  | WATCH                                                       |     | 150 | 350 | μA   |
|                | I <sub>DD6A</sub> | WATCH Monitored                                             |     | 165 | 390 | μA   |
|                | I <sub>DD7</sub>  | SUB WATCH                                                   |     | 50  | 200 | μA   |
|                | I <sub>DD7A</sub> | SUB WATCH Monitored                                         |     | 65  | 215 | μA   |
|                | I <sub>DD7B</sub> | SUB WATCH on Ring-OSC                                       |     | 65  | 215 | μA   |

a) These values are target values without current consumption due to external circuitry at the IO-pins.

Table 6-27 DC Characteristics Supply Current  $\mu$ PD70F3423,  $\mu$ PD70F3421<sup>a</sup>

| Parameter      | Symbol            | Test Conditions                                                       | Min | Тур | Max | Unit |
|----------------|-------------------|-----------------------------------------------------------------------|-----|-----|-----|------|
|                | I <sub>DD12</sub> | Operating<br>(f <sub>CPU</sub> = 32 MHz;<br>SSCG,PLL: on)             |     | 48  | 72  | mA   |
|                | I <sub>DD13</sub> | Operating<br>(f <sub>CPU</sub> = 24 MHz;<br>SSCG,PLL: on)             |     | 40  | 60  | mA   |
|                | I <sub>DD13</sub> | Operating<br>(f <sub>CPU</sub> = 16 MHz;<br>SSCG,PLL: on)             |     | 32  | 48  | mA   |
|                | I <sub>DD13</sub> | Operating<br>(f <sub>CPU</sub> = 8 MHz;<br>SSCG,PLL: on)              |     | 24  | 36  | mA   |
|                | I <sub>DD14</sub> | Operating<br>(f <sub>CPU</sub> = 4 MHz;<br>SSCG,PLL: off)             |     | 10  | 15  | mA   |
|                | I <sub>DD15</sub> | Operating<br>(f <sub>CPU</sub> = 32 kHz;<br>SSCG,PLL: off)            |     | 0.2 | 1.2 | mA   |
|                | I <sub>DD16</sub> | Operating<br>(f <sub>CPU</sub> = RingOSC = 300<br>kHz; SSCG,PLL: off) |     | 3.3 | 6   | mA   |
| Supply current | I <sub>DD20</sub> | HALT Mode<br>(f <sub>PLL</sub> = 32 MHz;<br>SSCG,PLL: on)             |     | 24  | 36  | mA   |
|                | I <sub>DD20</sub> | HALT Mode<br>(f <sub>PLL</sub> = 24 MHz;<br>SSCG,PLL: on)             |     | 20  | 30  | mA   |
|                | I <sub>DD21</sub> | HALT Mode<br>(f <sub>PLL</sub> = 16 MHz;<br>SSCG,PLL: on)             |     | 16  | 24  | mA   |
|                | I <sub>DD30</sub> | IDLE Mode<br>(f <sub>PLL</sub> = 32 MHz;<br>SSCG,PLL: on)             |     | 3.8 | 5.7 | mA   |
|                | I <sub>DD30</sub> | IDLE Mode<br>(f <sub>PLL</sub> = 24 MHz;<br>SSCG,PLL: on)             |     | 3.5 | 5.3 | mA   |
|                | I <sub>DD31</sub> | IDLE Mode<br>(f <sub>PLL</sub> = 16 MHz;<br>SSCG,PLL: on)             |     | 3.2 | 4.8 | mA   |
|                | I <sub>DD5</sub>  | STOP                                                                  |     | 10  | 190 | μΑ   |
|                | I <sub>DD6</sub>  | WATCH                                                                 |     | 150 | 350 | μΑ   |
|                | I <sub>DD6A</sub> | WATCH Monitored                                                       |     | 165 | 390 | μA   |
|                | I <sub>DD7</sub>  | SUB WATCH                                                             |     | 50  | 200 | μΑ   |
|                | I <sub>DD7A</sub> | SUB WATCH Monitored                                                   |     | 65  | 215 | μA   |
|                | I <sub>DD7B</sub> | SUB WATCH on Ring-OSC                                                 |     | 65  | 215 | μA   |

a) These values are target values without current consumption due to external circuitry at the IO-pins.

**Note** The low current modes (STOP, WATCH, SUB WATCH) are tested under the following conditions:

- · Operation modes setting as described in table below.
- All functional pins with output possibility are set to output with alternating high and low output levels.
- Testequipment is disconnected from output pins.
- IDD is the total sum of currents to the device supply pins  $V_{DD5}$ ,  $BV_{DD5}$ ,  $DV_{DD5}$ ,  $SMV_{DD5}$ ,  $AV_{DD}$
- Device drives its own leakage currents by its output stages.
- The leakage current is included in the given IDD values.

**Table 6-28 Operational Conditions for Measurement** 

| Unit                   | Watch                 | Watch<br>monitored    | Sub Watch | Sub Watch on Ring-OSC | Sub Watch monitored | STOP     |
|------------------------|-----------------------|-----------------------|-----------|-----------------------|---------------------|----------|
| Main-oscillator        | running               | running               | stopped   | stopped               | stopped             | stopped  |
| Sub-oscillator         | stopped (XT1 clamped) | stopped (XT1 clamped) | running   | stopped (XT1 clamped) | running             | stopped  |
| Ring-oscillator        | stopped               | running               | stopped   | running               | running             | stopped  |
| SSCG                   | stopped               | stopped               | stopped   | stopped               | stopped             | stopped  |
| PLL                    | stopped               | stopped               | stopped   | stopped               | stopped             | stopped  |
| CPU system             | stopped               | stopped               | stopped   | stopped               | stopped             | stopped  |
| IICCLK                 | stopped               | stopped               | stopped   | stopped               | stopped             | stopped  |
| PCLK0, PCLK1           | stopped               | stopped               | stopped   | stopped               | stopped             | stopped  |
| PCLK2PCLK15            | stopped               | stopped               | stopped   | stopped               | stopped             | stopped  |
| SPCLK0, SPCLK1         | stopped               | stopped               | stopped   | stopped               | stopped             | stopped  |
| SPCLK2SPCLK15          | stopped               | stopped               | stopped   | stopped               | stopped             | stopped  |
| FOUT                   | stopped               | stopped               | stopped   | stopped               | stopped             | stopped  |
| WTCLK                  | running               | running               | running   | running               | running             | stopped  |
| WDTCLK                 | stopped               | stopped               | stopped   | stopped               | stopped             | stopped  |
| TM0CLK                 | stopped               | stopped               | stopped   | stopped               | stopped             | stopped  |
| LCD                    | disabled              | disabled              | disabled  | disabled              | disabled            | disabled |
| ADC                    | disabled              | disabled              | disabled  | disabled              | disabled            | disabled |
| VCOMP                  | disabled              | disabled              | disabled  | disabled              | disabled            | disabled |
| Regulator <sup>a</sup> | Standby               | Standby               | Standby   | Standby               | Standby             | Standby  |

a) Regulator in standby: STBCTL = 0x03

### **Chapter 7 AC Characteristics**

#### 7.1 AC Test Input/Output Waveform



Figure 7-1 AC Test Input/Output Waveform

#### 7.2 AC Test Load Condition



Figure 7-2 AC Test Load Condition

#### 7.3 Reset

 $\begin{array}{ll} \textbf{Conditions} & T_{A} = \text{-}40^{\circ}\text{C} \, \sim \, +85^{\circ}\text{C}, \\ & D\text{V}_{DD5} = 3.0 \,\, \text{V} \, \sim \, 5.5 \,\, \text{V}, \,\, \text{BV}_{DD5} = 3.0 \,\, \text{V} \, \sim \, 5.5 \,\, \text{V}, \\ & A\text{V}_{DD} = 3.2 \,\, \text{V} \, \sim \, 5.5 \,\, \text{V}, \,\, \text{SMV}_{DD5} = 3.2 \,\, \text{V} \, \sim \, 5.5 \,\, \text{V}, \\ & M\text{V}_{DD5} = 3.0 \,\, \text{V} \, \sim \, 5.5 \,\, \text{V}, \,\, \text{MPD70F3427 only)}, \\ & \text{V}_{DD5} = 3.2 \,\, \text{V} \, \sim \, 5.5 \,\, \text{V}, \\ & \text{V}_{SS5} = \text{BV}_{SS5} = \text{DV}_{SS5} = \text{SMV}_{SS5} = \text{AV}_{SS} = 0 \,\, \text{V}, \\ & M\text{V}_{SS5} = 0 \,\, \text{V} \,\, (\mu \text{PD70F3427 only}) \end{array}$ 

**Note** Refer to "Power On Clear" on page 81 for further functional restriction.

Table 7-1 Reset AC Characteristics

| Parameter                           | Symbol            | Test Conditions | MIN. | MAX. | Unit |
|-------------------------------------|-------------------|-----------------|------|------|------|
| RESET high-level width <sup>a</sup> | t <sub>WRSH</sub> |                 | 500  |      | ns   |
| RESET low-level width b             | t <sub>WRSL</sub> |                 | 500  |      | ns   |
| RESET Pulse rejection <sup>c</sup>  | t <sub>WRRJ</sub> |                 | 50   |      | ns   |

- a) This signal high time is needed to ensure that the internal RESET release operation starts.
- b) This signal low time is needed to ensure that the internal RESET is activated.
- The RESET input incorporates an analog filter. Pulses shorter than this minimum will be ignored. Not tested in production.

**Note** Reset pulses shorter than the given value may not be recognized by the device, they do not cause undefined states of the device.



Figure 7-3 Reset Timing

#### 7.4 Interrupt Timing

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, BV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V},$ 

 $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, \text{ SMV}_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $MV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V} (\mu PD70F3427 \text{ only}),$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 only)$ 

Note Refer to "Power On Clear" on page 81 for further functional restriction.

**Table 7-2 Interrupt AC Characteristics** 

| Parameter                                        | Symbol            | Test Conditions | Min | Тур | Max | Unit |
|--------------------------------------------------|-------------------|-----------------|-----|-----|-----|------|
| NMI high-level width <sup>a</sup>                | t <sub>NIH</sub>  |                 | 360 |     |     | ns   |
| NMI low-level width <sup>a</sup>                 | t <sub>NIL</sub>  |                 | 360 |     |     | ns   |
| NMI pulse rejection <sup>b</sup>                 | t <sub>NIRJ</sub> |                 | 50  |     | 360 | ns   |
| INTPn <sup>c</sup> high-level width <sup>a</sup> | t <sub>ITH</sub>  |                 | 360 |     |     | ns   |
| INTPn <sup>c</sup> low-level width <sup>a</sup>  | t <sub>ITL</sub>  |                 | 360 |     |     | ns   |
| INTPn <sup>c</sup> pulse rejection <sup>b</sup>  | t <sub>ITRJ</sub> |                 | 50  |     | 360 | ns   |

a) Pulses longer than this value will pass the input filter.

c) n = 0 to 7



Figure 7-4 Interrupt Timing

**Note** Interrupt timing is generated by analog delay elements. Delay characteristics have a wide range in production.

b) Pulses shorter than this value do not pass the input filters. not tested in production.

### 7.5 Peripheral Function Characteristics

The following conditions are valid for all peripheral function characteristics unless otherwise noted.

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $\mathrm{DV}_{\mathrm{DD5}} = 3.0~\mathrm{V} \sim 5.5~\mathrm{V},~\mathrm{BV}_{\mathrm{DD5}} = 3.0~\mathrm{V} \sim 5.5~\mathrm{V},$ 

 $\mathrm{AV}_{\mathrm{DD}} = 3.2~\mathrm{V} \sim 5.5~\mathrm{V},~\mathrm{SMV}_{\mathrm{DD5}} = 3.2~\mathrm{V} \sim 5.5~\mathrm{V},$ 

 $MV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V} (\mu PD70F3427 \text{ only}),$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 \text{ only})$ 

Note Refer to "Power On Clear" on page 81 for further functional restriction.

#### 7.5.1 Timer P

Table 7-3 Timer P AC Characteristics

| Parameter                           | Symbol              | Test Conditions                               | Min                        | Тур | Max | Unit |
|-------------------------------------|---------------------|-----------------------------------------------|----------------------------|-----|-----|------|
| TIPmn <sup>a</sup> high-level width | t <sub>TIPHD</sub>  | Digital filter                                | 45 +3/f <sub>PCLK0</sub> b |     |     | ns   |
|                                     | t <sub>TIPHNB</sub> | No digital filter,<br>react on both<br>edge   | 45 +2/f <sub>PCLK0</sub>   |     |     | ns   |
|                                     | t <sub>TIPHNS</sub> | No digital filter,<br>react on single<br>edge | 45 +1/f <sub>PCLK0</sub>   |     |     | ns   |
| TIPmn <sup>a</sup> low-level width  | t <sub>TIPL</sub>   | Digital filter                                | 45 +3/f <sub>PCLK0</sub>   |     |     | ns   |
|                                     | t <sub>TIPLNB</sub> | No digital filter,<br>react on both<br>edge   | 45 +2/f <sub>PCLK0</sub>   |     |     | ns   |
|                                     | t <sub>TIPLNS</sub> | No digital filter,<br>react on single<br>edge | 45 +1/f <sub>PCLK0</sub>   |     |     | ns   |

a) m = 3...0, n = 1...0

b) f<sub>PCLK0</sub> is the clock frequency of the digital filter connected to the input pin.



Figure 7-5 Timer P Input Timing

#### 7.5.2 Timer G

Table 7-4 Timer G Input Characteristics

| Parameter                           | Symbol             | Test Conditions                                           | Min                       | Тур | Max | Unit |
|-------------------------------------|--------------------|-----------------------------------------------------------|---------------------------|-----|-----|------|
| TIGmn <sup>a</sup> high-level width | t <sub>TIGH1</sub> | Digital filter,<br>$f_{PCLK0}^{b} = f_{CCLK}^{c}$         | 45 + 3/f <sub>PCLK0</sub> |     |     | ns   |
|                                     | t <sub>TIGH2</sub> | Digital filter,<br>f <sub>PCLK0</sub> > f <sub>CCLK</sub> | 45 + 2/f <sub>CCLK</sub>  |     |     | ns   |
|                                     | t <sub>TIGH0</sub> | No digital filter                                         | 45 + 2/f <sub>CCLK</sub>  |     |     | ns   |
| TIGmn <sup>a</sup> low-level width  | t <sub>TIGL1</sub> | Digital filter,<br>f <sub>PCLK0</sub> = f <sub>CCLK</sub> | 45 + 3/f <sub>PCLK0</sub> |     |     | ns   |
|                                     | t <sub>TIGL2</sub> | Digital filter,<br>f <sub>PCLK0</sub> > f <sub>CCLK</sub> | 45 + 2/f <sub>CCLK</sub>  |     |     | ns   |
|                                     | t <sub>TIGL0</sub> | No digital filter                                         | 45 + 2/f <sub>CCLK</sub>  |     |     | ns   |

a) m = 0...1: n = 1...4; m = 2: n = 0...5

#### 7.5.3 **UARTA**

Table 7-5 UARTA AC Characteristics

| Parameter     | Symbol             | Test Conditions | Min | Max  | Unit |
|---------------|--------------------|-----------------|-----|------|------|
| Transfer rate | T <sub>UARTA</sub> |                 | 0.3 | 1000 | Kbps |

#### 7.5.4 CAN

Table 7-6 CAN AC Characteristics

| Parameter     | Symbol            | Test Conditions                       | Min | Max | Unit |
|---------------|-------------------|---------------------------------------|-----|-----|------|
| Transfer rate | T <sub>FCAN</sub> | f <sub>CAN</sub> <sup>a</sup> ≥ 8 MHz |     | 1   | Mbps |

 $<sup>^{\</sup>rm a)}$  f<sub>CAN</sub> is the CAN macro clock frequency. For CAN clock selection refer to User's Manual of the CAN.

b) f<sub>SPCLK0</sub> is the clock frequency of the digital filter connected to the input pin.

c) f<sub>CCLK</sub> is the count clock frequency of the Timer G.

#### 7.5.5 CSIB (High Voltage Operation)

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 4.5 \text{ V} \sim 5.5 \text{ V}, BV_{DD5} = 4.5 \text{ V} \sim 5.5 \text{ V},$ 

 $\mathrm{AV}_\mathrm{DD} = 3.2~\mathrm{V} \sim 5.5~\mathrm{V},~\mathrm{SMV}_\mathrm{DD5} = 3.2~\mathrm{V} \sim 5.5~\mathrm{V},$ 

 $MV_{DD5}$  = 3.0 V  $\sim$  3.6 V (µPD70F3427 only),

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 \text{ only})$ 

Note 1. Refer to "Power On Clear" on page 81 for further functional restriction.

**2.** n = 0 to 2

#### (1) CSIB Master Mode

#### (a) With Digital Filter

Table 7-7 CSIB Master Mode AC Characteristics with Digital Filter

| Parameter                     | Symbol            | Test Conditions MIN. |                                        | MAX. | Unit |
|-------------------------------|-------------------|----------------------|----------------------------------------|------|------|
| SCKBn cycle time              | t <sub>KCY1</sub> |                      | 8/f <sub>PCLK0</sub>                   |      | ns   |
| SCKBn high level width        | t <sub>KH1</sub>  |                      | 0.5 t <sub>KCY1</sub> - 15             |      | ns   |
| SCKBn low level width         | t <sub>KL1</sub>  |                      | 0.5 t <sub>KCY1</sub> - 15             |      | ns   |
| SIBn setup time (to SCKBn)    | t <sub>SIK1</sub> |                      | 50 + 4/f <sub>PCLK0</sub> <sup>a</sup> |      | ns   |
| SIBn hold time ( from SCKBn ) | t <sub>KSI1</sub> |                      | -31 - 4/f <sub>PCLK0</sub>             |      | ns   |
| Delay time from SCKBn to SOBn | t <sub>KSO1</sub> |                      |                                        | 6    | ns   |

a) f<sub>PCLK0</sub> is the clock frequency of the digital filter connected to the input pin.

#### (b) Without Digital Filter

Table 7-8 CSIB Master Mode AC Characteristics without Digital Filter

| Parameter                     | Symbol            | Test Conditions | MIN.                       | MAX. | Unit |
|-------------------------------|-------------------|-----------------|----------------------------|------|------|
| SCKBn cycle time              | t <sub>KCY1</sub> |                 | 125                        |      | ns   |
| SCKBn high level width        | t <sub>KH1</sub>  |                 | 0.5 t <sub>KCY1</sub> - 15 |      | ns   |
| SCKBn low level width         | t <sub>KL1</sub>  |                 | 0.5 t <sub>KCY1</sub> - 15 |      | ns   |
| SIBn setup time (to SCKBn)    | t <sub>SIK1</sub> |                 | 50                         |      | ns   |
| SIBn hold time (from SCKBn)   | t <sub>KSI1</sub> |                 | -31                        |      | ns   |
| Delay time from SCKBn to SOBn | t <sub>KSO1</sub> |                 |                            | 6    | ns   |

#### (2) CSIB Slave Mode

#### (a) With Digital Filter

Table 7-9 CSIB Slave Mode AC Characteristics with Digital Filter

| Parameter                     | Symbol            | Test Conditions | Min                                    | Max                       | Unit |
|-------------------------------|-------------------|-----------------|----------------------------------------|---------------------------|------|
| SCKBn cycle time              | t <sub>KCY1</sub> |                 | 8/f <sub>PCLK0</sub>                   |                           | ns   |
| SCKBn high level width        | t <sub>KH1</sub>  |                 | 4/f <sub>PCLK0</sub> - 5               |                           | ns   |
| SCKBn low level width         | t <sub>KL1</sub>  |                 | 4/f <sub>PCLK0</sub> - 5               |                           | ns   |
| SIBn setup time (to SCKBn)    | t <sub>SIK1</sub> |                 | 15 + 2/f <sub>PCLK0</sub> <sup>a</sup> |                           | ns   |
| SIBn hold time (from SCKBn)   | t <sub>KSI1</sub> |                 | 5 + 2/f <sub>PCLK0</sub>               |                           | ns   |
| Delay time from SCKBn to SOBn | t <sub>KSO1</sub> |                 |                                        | 45 + 3/f <sub>PCLK0</sub> | ns   |

a)  $f_{PCLK0}$  is the clock frequency of the digital filter connected to the input pin.

#### (b) Without Digital Filter

Table 7-10 CSIB Slave Mode AC Characteristics without Digital Filter

| Parameter                     | Symbol            | Test Conditions | Min | Max | Unit |
|-------------------------------|-------------------|-----------------|-----|-----|------|
| SCKBn cycle time              | t <sub>KCY1</sub> |                 | 125 |     | ns   |
| SCKBn high level width        | t <sub>KH1</sub>  |                 | 50  |     | ns   |
| SCKBn low level width         | t <sub>KL1</sub>  |                 | 50  |     | ns   |
| SIBn setup time (to SCKBn)    | t <sub>SIK1</sub> |                 | 15  |     | ns   |
| SIBn hold time (from SCKBn)   | t <sub>KSI1</sub> |                 | 5   |     | ns   |
| Delay time from SCKBn to SOBn | t <sub>KSO1</sub> |                 |     | 45  | ns   |



Figure 7-6 CSI Master/Slave Mode Timing



Figure 7-7 CSI Master/Slave Mode Timing Inverted Clock

#### 7.5.6 CSIB (Low Voltage Operation)

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 3.0 \text{ V} \sim 4.5 \text{ V}, BV_{DD5} = 3.0 \text{ V} \sim 4.5 \text{ V},$  $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, SMV_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $MV_{DD5} = 3.0 V \sim 3.6 V (\mu PD70F3427 only),$ 

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 \text{ only})$ 

Note 1. Refer to "Power On Clear" on page 81 for further functional restriction.

**2.** n = 0 to 2

#### (1) CSIB Master Mode

(a) With Digital Filter

Table 7-11 CSIB Master Mode AC Characteristics with Digital Filter

| Parameter                     | Symbol            | Test Conditions MIN. |                                        | MAX. | Unit |
|-------------------------------|-------------------|----------------------|----------------------------------------|------|------|
| SCKBn cycle time              | t <sub>KCY1</sub> |                      | 8/f <sub>PCLK0</sub>                   |      | ns   |
| SCKBn high level width        | t <sub>KH1</sub>  |                      | 0.5 t <sub>KCY1</sub> - 15             |      | ns   |
| SCKBn low level width         | t <sub>KL1</sub>  |                      | 0.5 t <sub>KCY1</sub> - 15             |      | ns   |
| SIBn setup time (to SCKBn)    | t <sub>SIK1</sub> |                      | 93 + 4/f <sub>PCLK0</sub> <sup>a</sup> |      | ns   |
| SIBn hold time ( from SCKBn ) | t <sub>KSI1</sub> |                      | -49 - 4/f <sub>PCLK0</sub>             |      | ns   |
| Delay time from SCKBn to SOBn | t <sub>KSO1</sub> |                      |                                        | 45   | ns   |

a) f<sub>PCLK0</sub> is the clock frequency of the digital filter connected to the input pin.

#### (b) Without Digital Filter

| Parameter                     | Symbol            | Test Conditions | MIN.                       | MAX. | Unit |
|-------------------------------|-------------------|-----------------|----------------------------|------|------|
| SCKBn cycle time              | t <sub>KCY1</sub> |                 | 125                        |      | ns   |
| SCKBn high level width        | t <sub>KH1</sub>  |                 | 0.5 t <sub>KCY1</sub> - 80 |      | ns   |
| SCKBn low level width         | t <sub>KL1</sub>  |                 | 0.5 t <sub>KCY1</sub> - 80 |      | ns   |
| SIBn setup time (to SCKBn)    | t <sub>SIK1</sub> |                 | 93                         |      | ns   |
| SIBn hold time (from SCKBn)   | t <sub>KSI1</sub> |                 | -49                        |      | ns   |
| Delay time from SCKBn to SOBn | t <sub>KSO1</sub> |                 |                            | 45   | ns   |

#### (2) CSIB Slave Mode

#### (a) With Digital Filter

Table 7-13 CSIB Slave Mode AC Characteristics with Digital Filter

| Parameter                     | Symbol            | Test Conditions | Min                                    | Max                        | Unit |
|-------------------------------|-------------------|-----------------|----------------------------------------|----------------------------|------|
| SCKBn cycle time              | t <sub>KCY1</sub> |                 | 8/f <sub>PCLK0</sub>                   |                            | ns   |
| SCKBn high level width        | t <sub>KH1</sub>  |                 | 4/f <sub>PCLK0</sub> - 5               |                            | ns   |
| SCKBn low level width         | t <sub>KL1</sub>  |                 | 4/f <sub>PCLK0</sub> - 5               |                            | ns   |
| SIBn setup time (to SCKBn)    | t <sub>SIK1</sub> |                 | 15 + 2/f <sub>PCLK0</sub> <sup>a</sup> |                            | ns   |
| SIBn hold time (from SCKBn)   | t <sub>KSI1</sub> |                 | 5 + 2/f <sub>PCLK0</sub>               |                            | ns   |
| Delay time from SCKBn to SOBn | t <sub>KSO1</sub> |                 |                                        | 100 + 3/f <sub>PCLK0</sub> | ns   |

a) f<sub>PCLK0</sub> is the clock frequency of the digital filter connected to the input pin.

#### (b) Without Digital Filter

Table 7-14 CSIB Slave Mode AC Characteristics without Digital Filter

| Parameter                     | Symbol            | Test Conditions | Min | Max | Unit |
|-------------------------------|-------------------|-----------------|-----|-----|------|
| SCKBn cycle time              | t <sub>KCY1</sub> |                 | 125 |     | ns   |
| SCKBn high level width        | t <sub>KH1</sub>  |                 | 50  |     | ns   |
| SCKBn low level width         | t <sub>KL1</sub>  |                 | 50  |     | ns   |
| SIBn setup time (to SCKBn)    | t <sub>SIK1</sub> |                 | 15  |     | ns   |
| SIBn hold time (from SCKBn)   | t <sub>KSI1</sub> |                 | 5   |     | ns   |
| Delay time from SCKBn to SOBn | t <sub>KSO1</sub> |                 |     | 100 | ns   |



Figure 7-8 CSI Master/Slave Mode Timing



Figure 7-9 CSI Master/Slave Mode Timing Inverted Clock

#### 7.5.7 I<sup>2</sup>C

Table 7-15: I<sup>2</sup>C AC Characteristics

|                                | Parameter                    |                     | Norma          | I Mode            | Fast-spe            | ed Mode              | Unit |
|--------------------------------|------------------------------|---------------------|----------------|-------------------|---------------------|----------------------|------|
|                                |                              |                     | min            | max               | min                 | max                  | Onn  |
| SCLn clock freque              | ency                         | f <sub>CLK</sub>    | 0              | 100               | 0                   | 380                  | kHz  |
| Bus-free time (be              | tween stop/start conditions) | t <sub>BUF</sub>    | 4.7            | _                 | 1.3                 | _                    | μs   |
| Hold time <sup>a</sup>         |                              | t <sub>HD:STA</sub> | 4.0            | _                 | 0.6                 | _                    | μs   |
| SCLn clock low-le              | evel width                   | t <sub>LOW</sub>    | 4.7            | _                 | 1.3                 | _                    | μs   |
| SCLn clock high-l              | SCLn clock high-level width  |                     | 4.0            | _                 | 0.6                 | _                    | μs   |
| Setup time for sta             | rt/restart conditions        | t <sub>SU:STA</sub> | 4.7            | _                 | 0.6                 | _                    | μs   |
| Data hold time                 | CBUS compatible master       | t                   | 5.0            | _                 | _                   | _                    | μs   |
|                                | I <sup>2</sup> C mode        | t <sub>HD:DAT</sub> | 0 <sub>p</sub> | 3.45 <sup>c</sup> | 0 <sup>Note b</sup> | 0.9 <sup>c</sup>     | μs   |
| Data setup time                | Data setup time              |                     | 250            | _                 | 100 <sup>d</sup>    | _                    | ns   |
| STOP condition setup time      |                              | t <sub>SU:STO</sub> | 4.0            | _                 | 0.6                 | _                    | μs   |
| Noise suppression <sup>e</sup> |                              | t <sub>SP</sub>     |                |                   |                     | t <sub>IICLK</sub> f | ns   |
| Capacitive load or             | f each bus line              | C <sub>b</sub>      | _              | 400               | _                   | 400                  | pF   |

a) At the start condition, the first clock pulse is generated after the hold time

The fast-speed-mode IIC bus can be used In a normal-mode IIC bus system.

In this case, set the fast-speed-mode IIC bus so that It meets the following conditions:

- If the system does not extend the SCLnn signal's low state hold time:  $t_{SU:DAT}$ >/=250ns
- If the system extends the SCLn signal's low state hold time:

Transmit the following data bit to the SDAn line prior to releasing the SCLn line

 $(t_{Rmax} + t_{SU:DAT} = 1000 + 250 = 1250 ns: Normal mode IIC bus specification ).$ 

- e) Noise suppression is only available in Fast-speed mode.
- $t_{\sf IICLK}$  is the period of the IICLK supplied by the clock controller.

Note n = 0, 1

b) The system requires a minimum of 300ns hold time Internally for the SDAn signal (at V<sub>IHmin</sub> of SCLn signal) in order to occupy the undefined area at the falling edge of SCLn.

c) If the system does not extend the SCLn signal low hold time ( t<sub>low</sub> ), only the maximum data hold time ( t<sub>HD:DAT</sub> ) needs to be satisfied.



Figure 7-10 I<sup>2</sup>C Timing

**Remarks** 

- P: Stop condition
- 2. S: Start condition
- 3. Sr: Restart condition
- 4. Rise and Fall time depend on the actual load of the signal and the selected output current limit. For a capacitive load the time can be roughly calculated from:

$$(t_{R} = V_{OH} / I_{OH} * C_{L}),$$
  
 $(t_{F} = V_{OH} / I_{OL} * C_{L})$ 

$$(t_F = V_{OH} / I_{OL} * C_L)$$

#### 7.6 LCD Bus Interface

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

$$\begin{split} \text{DV}_{DD5} &= 3.15 \text{ V} \sim 5.5 \text{ V}, \text{ BV}_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, \\ \text{AV}_{DD} &= 3.2 \text{ V} \sim 5.5 \text{ V}, \text{ SMV}_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V}, \\ \text{MV}_{DD5} &= 3.0 \text{ V} \sim 5.5 \text{ V} \text{ ($\mu$PD70F3427 only)}, \end{split}$$

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 only)$ 

**Note** Refer to "Power On Clear" on page 81 for further functional restriction.

The following tables shows the timing of pin group 3 used as LCD bus interface with Schmitt1 input characteristic and unlimited output current.

Table 7-16 LCD Bus Interface AC Characteristics

| Parameter                 | Symbol           | Cond. | Min. <sup>a</sup>      | Max.       | Unit |
|---------------------------|------------------|-------|------------------------|------------|------|
| Cycle Time                | t <sub>CYC</sub> |       | CYC x T - 5            | -          | ns   |
| Control LOW-Pulse Width   | t <sub>CL</sub>  |       | (WST+1)T - 50          | -          | ns   |
| Enable Active Pulse Width | t <sub>ELH</sub> |       | (WST+1)T - 35          | -          | ns   |
| Control Setup Time        | t <sub>RWS</sub> |       | 0.5 T + 2              | -          | ns   |
| Control Hold Time         | t <sub>RWH</sub> |       | 0.5 T                  | -          | ns   |
| Data Output Setup Time    | t <sub>DOS</sub> |       | 0.5 T - 20             | 0.5 T + 12 | ns   |
| Data output Hold Time     | t <sub>DOH</sub> |       | [CYC-(WST+1.5)] T - 88 | -          | ns   |
| Data Input Setup Time     | t <sub>DIS</sub> |       | 117                    | -          | ns   |
| Data Input Hold Time      | t <sub>DIH</sub> |       | 0                      | -          | ns   |
| Output Disable Time       | t <sub>OD</sub>  |       | 0.5 T + 5              | -          | ns   |

T: 1/f<sub>LCD</sub> (LCD Bus Interface macro clock frequency)
 For clock selection refer to functional specification of the LCD Bus Interface
 Always keep CYC ≥ 2
 Always keep WST ≤ (CYC-2)



Figure 7-11 LCD Bus Interface mod68 Mode Timing



Figure 7-12 LCD Bus Interface mod80 Mode Timing



Figure 7-13 LCD Bus Interface mod68 Mode Turnaround Timing



Figure 7-14 LCD Bus Interface mod80 Mode Turnaround Timing

## 7.7 External Memory Access (µPD70F3427)

#### **Asynchronous bus timing** 7.7.1

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $\rm DV_{DD5}$  = 3.0 V  $\sim 5.5$  V (if used as ext. mem. I/F,  $\rm DV_{DD5}$  = 3.0 V  $\sim 5.5$  V

otherwise),

 $BV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V},$ 

 $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, \text{SMV}_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $MV_{DD5} = 3.0 V \sim 3.6 V$ ,  $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = MV_{SS5} = 0 V$ 

Output pin load capacitance: C<sub>L</sub>= 50pF

Note Refer to "Power On Clear" on page 81 for further functional restriction.

Table 7-17 External Memory Access Asynchronous Read Timing

| Parameter                                      | Syn   | nbol               | Conditions | Min                            | Max                         | Unit |
|------------------------------------------------|-------|--------------------|------------|--------------------------------|-----------------------------|------|
| Data input set up time D0-<br>D15 (vs.address) | <10>  | T <sub>SAID</sub>  |            |                                | (2.0+W <sub>T</sub> )T - 22 | ns   |
| Data input set up time D0-D15 (vs. RD↓)        | <11>  | T <sub>SRDID</sub> |            |                                | (1.5+W <sub>D</sub> )T - 21 | ns   |
| Data input set up time<br>D16-D31 (vs.address) | <10>  | T <sub>SAID</sub>  |            |                                | (2.0+W <sub>T</sub> )T - 27 | ns   |
| Data input set up time<br>D16-D31 (vs. RD↓)    | <11>  | T <sub>SRDID</sub> |            |                                | (1.5+W <sub>D</sub> )T - 26 | ns   |
| RD Low level width                             | <12>  | T <sub>WRDL</sub>  |            | (1.5+W <sub>D</sub> )T - 12    |                             | ns   |
| RD Low level width (delayed RD)                | <12a> | T <sub>WRDL</sub>  |            | (2+W <sub>D</sub> )T - 12      |                             | ns   |
| RD High level width                            | <13>  | T <sub>WRDH</sub>  |            | (1.5+W <sub>AS</sub> +i)T - 12 |                             | ns   |
| RD High level width (delayed RD)               | <13a> | T <sub>WRDH</sub>  |            | (1+W <sub>AS</sub> +i)T - 12   |                             | ns   |
| Address to RD delay time                       | <14>  | T <sub>DARD</sub>  |            | (0.5+W <sub>AS)</sub> T - 5    |                             | ns   |
| CSn to RD delay time                           | <14a> | T <sub>DCRD</sub>  |            | (0.5+W <sub>AS</sub> )T - 5    |                             | ns   |
| BEn to RD delay time                           | <14b> | T <sub>DCRD</sub>  |            | (0.5+W <sub>AS</sub> )T - 5    |                             | ns   |
| RD address delay time                          | <15>  | T <sub>DRDA</sub>  |            | iT - 7                         |                             | ns   |
| RD address delay time (delayed RD)             | <15a> | T <sub>DRDA</sub>  |            | (-0.5+i)T - 7                  |                             | ns   |
| Data input hold time (vs. RD↑)                 | <16>  | T <sub>HRDID</sub> |            | -11                            |                             | ns   |
| Data input hold time (vs. delayed RD↑)         | <16a> | T <sub>HRDID</sub> |            | -0.5T - 11                     |                             | ns   |
| Write data output delay time after RD↑         | <17>  | T <sub>DRDOD</sub> |            | (1+i)T - 12                    |                             | ns   |
| Write data output delay time after delayed RD↑ | <17a> | T <sub>DRDOD</sub> |            | (0.5+i)T - 12                  |                             | ns   |

Note T:  $1/f_{CPU}$  ( = frequency of system clock)

i: Number of idle states specified by BCC register

 $W_T$ : Total Number of waits,  $W_T = W_{AS} + W_D$  $W_{AS}$ : Number of waits specified by ASC register

W<sub>D</sub>: Number of waits specified by DWC0, DWC1 register in SRAM mode and during off-page access in page mode. PRC register during on-page access in page mode.



Figure 7-15 SRAM Asynchronous Read Timing

Table 7-18 External Memory Access Asynchronous Write Timing

| Parameter                                   | Syn   | nbol               | Conditions | Min                            | Max | Unit |
|---------------------------------------------|-------|--------------------|------------|--------------------------------|-----|------|
| Address, WR delay time                      | <20>  | T <sub>DAWR</sub>  |            | (0.5+W <sub>AS</sub> )T - 4    |     | ns   |
| CSn, WR delay time                          | <20a> | T <sub>DAWR</sub>  |            | (0.5+W <sub>AS</sub> )T - 4    |     | ns   |
| BEn, WR delay time                          | <20b> | T <sub>DAWR</sub>  |            | (0.5+W <sub>AS</sub> )T - 4    |     | ns   |
| Address set up (vs. WR↑)                    | <21>  | T <sub>SAWR</sub>  |            | (1.5+W <sub>T</sub> )T - 4     |     | ns   |
| WR address delay time                       | <22>  | T <sub>DWRA</sub>  |            | (0.5+i)T - 8                   |     | ns   |
| WR CSn delay time                           | <22a> | T <sub>DWRA</sub>  |            | (0.5+i)T - 8                   |     | ns   |
| WR High level width                         | <23>  | T <sub>WWRH</sub>  |            | (1+ i +W <sub>AS</sub> )T - 12 |     | ns   |
| WR Low level width                          | <24>  | T <sub>WWRL</sub>  |            | (1+W <sub>D</sub> )T - 8       |     | ns   |
| Data output set up time D0-15 (vs. WR↑)     | <25>  | T <sub>SODWR</sub> |            | (1.5+W <sub>T</sub> )T - 10    |     | ns   |
| Data output hold time D0-D15 (vs. WR1)      | <26>  | T <sub>HWROD</sub> |            | 0.5iT + 2                      |     | ns   |
| Data output set up time D16-31 (vs. WR↑)    | <25>  | T <sub>SODWR</sub> |            | (1.5+W <sub>T</sub> )T - 15    |     | ns   |
| Data output hold time D16-<br>D31 (vs. WR↑) | <26>  | T <sub>HWROD</sub> |            | 0.5iT + 2                      |     | ns   |

Note T:  $1/f_{CPU}$  ( = frequency of system clock)

i: Number of idle states specified by BCC register

 $W_T$ : Total Number of waits,  $W_T = W_{AS} + W_D$  $W_{AS}$ : Number of waits specified by ASC register

W<sub>D</sub>: Number of waits specified by DWC1, DWC2 register



Figure 7-16 SRAM Asynchronous Write Timing

#### 7.7.2 Synchronous Bus Timing

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $\rm DV_{DD5}$  = 3.0 V  $\sim 5.5$  V (if used as ext. mem. I/F,  $\rm DV_{DD5}$  = 3.0 V  $\sim 5.5$  V

otherwise),

 $BV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V},$ 

 $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, \text{ SMV}_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $MV_{DD5} = 3.0 V \sim 3.6 V$ ,

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = MV_{SS5} = 0 V$ 

Output pin load capacitance: C<sub>L</sub>= 50pF

**Note** Refer to "Power On Clear" on page 81 for further functional restriction.

Table 7-19 External Memory Access Synchronous Read Timing

| Parameter                                       | Syn    | nbol                | Conditions | Min | Max | Unit |
|-------------------------------------------------|--------|---------------------|------------|-----|-----|------|
| BCLK cycle time                                 | <90>   | T <sub>BCYC</sub>   |            | 28  |     | ns   |
| BCLK low                                        | <91>   | T <sub>BH</sub>     |            | 7.1 |     | ns   |
| BCLK high                                       | <92>   | T <sub>BL</sub>     |            | 7.1 |     | ns   |
| A0-23 Hold time from BCLK↓                      | <93>   | T <sub>HAD</sub>    |            | 5   |     | ns   |
| A0-23 Setup time to BCLK↓                       | <94>   | T <sub>HSAD</sub>   |            | 8   |     | ns   |
| CSx Hold time from BCLK↓                        | <95>   | T <sub>HCS</sub>    |            | 5   |     | ns   |
| CSx Setup time to BCLK↓                         | <96>   | T <sub>SCS</sub>    |            | 8   |     | ns   |
| RD↓ after BLCK↑ Hold                            | <97>   | T <sub>HRDF</sub>   |            | 5   |     | ns   |
| RD↓ to BLCK↑ setup                              | <98>   | T <sub>SRDF</sub>   |            | 6   |     | ns   |
| RD↑ after BLCK↓ Hold                            | <99>   | T <sub>HRDR</sub>   |            | 5   |     | ns   |
| RD <sup>↑</sup> to BLCK↓ setup                  | <100>  | T <sub>SRDR</sub>   |            | 6   |     | ns   |
| Delayed RD↑ after BLCK↑ Hold                    | <99a>  | T <sub>HRDRD</sub>  |            | 5   |     | ns   |
| Delayed RD↑ to BLCK↑ setup                      | <100a> | T <sub>SRDRD</sub>  |            | 6   |     | ns   |
| Data input set up time<br>D0-15 (vs. BCLK↑)     | <101>  | T <sub>SRDID</sub>  |            | 26  |     | ns   |
| Data input set up time D16-31 (vs. BCLK1)       | <101a> | T <sub>SRDIDa</sub> |            | 31  |     | ns   |
| Data input hold time D0-15 (vs. BCLK↑)          | <102>  | T <sub>HRDID</sub>  |            | -11 |     | ns   |
| Data input hold time D16-31 (vs. BCLK↑)         | <102a> | T <sub>HRDIDa</sub> |            | -11 |     | ns   |
| WAIT input set up time <sup>a</sup> (vs. BCLK↑) | <103>  | T <sub>SWK</sub>    |            | 26  |     | ns   |
| WAIT input hold time (vs. BCLK1)                | <104>  | T <sub>HWK</sub>    |            | -11 |     | ns   |

a) The setup and hold time for WAIT may be violated, but if the device reacts with an additional wait state is than not defined.



Figure 7-17 External Memory Access Synchronous Read Timing

Table 7-20 External Memory Access Synchronous Write Timing

| Parameter                                       | Syn    | nbol               | Conditions | Min | Max | Unit |
|-------------------------------------------------|--------|--------------------|------------|-----|-----|------|
| BCLK cycle time                                 | <110>  | T <sub>BCYC</sub>  |            | 28  |     | ns   |
| BCLK low                                        | <111>  | T <sub>BH</sub>    |            | 7.1 |     | ns   |
| BCLK high                                       | <112>  | T <sub>BL</sub>    |            | 7.1 |     | ns   |
| A0-23 Hold time from BCLK↓                      | <113>  | T <sub>HAD</sub>   |            | 5   |     | ns   |
| A0-23 Setup time to BCLK↓                       | <114>  | T <sub>HSAD</sub>  |            | 8   |     | ns   |
| CSx, BEx Hold time from BCLK↓                   | <115>  | T <sub>HCS</sub>   |            | 5   |     | ns   |
| CSx, BEx Setup time to BCLK↓                    | <116>  | T <sub>SCS</sub>   |            | 8   |     | ns   |
| WR↓ after BLCK↑ Hold                            | <117>  | T <sub>HWRF</sub>  |            | 5   |     | ns   |
| WR↓ to BLCK↑ setup                              | <118>  | T <sub>SWRF</sub>  |            | 8   |     | ns   |
| WR↑ after BLCK↓ Hold                            | <119>  | T <sub>HWRR</sub>  |            | 5   |     | ns   |
| WR↑ to BLCK↓ setup                              | <120>  | T <sub>SWRR</sub>  |            | 8   |     | ns   |
| Data output set up time D0-15 (vs. BCLK↑)       | <121>  | T <sub>SWDO</sub>  |            | -7  | 7   | ns   |
| Data output set up time<br>D16-31 (vs. BCLK↑)   | <121a> | T <sub>SWDOa</sub> |            | -7  | 11  | ns   |
| Data output hold time D0-15 (vs. BCLK↑)         | <122>  | T <sub>HWDO</sub>  |            | -7  | 7   | ns   |
| Data output hold time D16-31 (vs. BCLK↑)        | <122a> | T <sub>HWDOa</sub> |            | -7  | 11  | ns   |
| WAIT input set up time <sup>a</sup> (vs. BCLK↑) | <123>  | T <sub>SWK</sub>   |            | 26  |     | ns   |
| WAIT input hold time (vs. BCLK↑)                | <124>  | T <sub>HWK</sub>   |            | -11 |     | ns   |

The setup and hold time for WAIT may be violated, but if the device reacts with an additional wait state is than not defined.



Figure 7-18 External Memory Access Synchronous Write Timing

Chapter 8 Analog Functions

## **Chapter 8 Analog Functions**

#### 8.1 A/D Converter

The number of available analog input channels depends on the device:

μPD70F3427, μPD70F3426A, μPD70F3425, μPD70F3424: 16 channels input P70..P715.

 μPD70F3423, μPD70F3422, μPD70F3421: input P70..P711.

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

$$\begin{split} \text{DV}_{\text{DD5}} &= 3.0 \text{ V} \sim 5.5 \text{ V}, \text{BV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V}, \\ \text{AV}_{\text{DD}} &= 3.2 \text{ V} \sim 5.5 \text{ V}, \text{SMV}_{\text{DD5}} = 3.2 \text{ V} \sim 5.5 \text{ V}, \\ \text{MV}_{\text{DD5}} &= 3.0 \text{ V} \sim 5.5 \text{ V} \text{ ($\mu$PD70F3427 only)}, \end{split}$$

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 \text{ only})$ 

Note Refer to "Power On Clear" on page 81 for further functional restriction.

Table 8-1 A/D Converter Characteristics

| Parameter                                                        | Symbol            | Test Conditions                                                                                                                                                                                                                                                                                   | Min              | Тур | Max     | Unit |
|------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|---------|------|
| Resolution                                                       | -                 |                                                                                                                                                                                                                                                                                                   |                  | 10  |         | Bit  |
| Reference voltage                                                | AVREF             |                                                                                                                                                                                                                                                                                                   | AV <sub>SS</sub> |     | $AV_DD$ | V    |
| Overall error <sup>a</sup>                                       | -                 | $\begin{array}{c} AV_{SS} \leq AIN \leq AV_{REF} \; , \\ 4.5V \leq (AV_{REF} = AV_{DD}) \leq 5.5 V \end{array}$                                                                                                                                                                                   |                  |     | +/- 3.5 | LSB  |
|                                                                  | -                 | $\begin{array}{c} AV_{SS} \leq AIN \leq AV_{REF} \; , \\ 3.5V = AV_{REF} \; , \\ 4.0V \leq AV_{DD} \leq 5.5V \end{array}$                                                                                                                                                                         |                  |     | +/- 10  | LSB  |
| Integral non linearity error                                     | INL               | $\begin{aligned} \text{AV}_{\text{SS}} &\leq \text{AIN} \leq \text{AV}_{\text{REF}} \;, \\ \text{AV}_{\text{DD}} &- 0.5 \; \text{V} \leq \text{AV}_{\text{REF}}, \\ 4.0 \; \text{V} &\leq \text{AV}_{\text{REF}}, \\ 4.0 \; \text{V} &\leq \text{AV}_{\text{DD}} \leq 5.5 \text{V} \end{aligned}$ |                  |     | 2       | LSB  |
| Additional error due to disturbance by digital read of P70P715 b | DRERR             |                                                                                                                                                                                                                                                                                                   |                  |     | 1       | LSB  |
| Conversion time <sup>c</sup>                                     | T <sub>CONV</sub> |                                                                                                                                                                                                                                                                                                   | 3.88             |     | 15.50   | μs   |
| Analog input voltage                                             | V <sub>IAN</sub>  |                                                                                                                                                                                                                                                                                                   | AV <sub>SS</sub> |     | $AV_DD$ | V    |
| Analogue supply current                                          | I <sub>AVDD</sub> |                                                                                                                                                                                                                                                                                                   |                  |     | 10      | mA   |
| Analog input equivalent circuit resistanceb)                     | R <sub>INA</sub>  |                                                                                                                                                                                                                                                                                                   | 0.3              |     | 2.55    | kΩ   |
| Analog input equivalent circuit capacitanceb)                    | C <sub>INA</sub>  |                                                                                                                                                                                                                                                                                                   | 4.0              |     | 8.0     | pF   |

Chapter 8 Analog Functions

Table 8-1 A/D Converter Characteristics (Continued)

| Parameter                                     | Symbol             | Test Conditions | Min | Тур | Max | Unit |
|-----------------------------------------------|--------------------|-----------------|-----|-----|-----|------|
| Analogue supply current                       | I <sub>AVDD</sub>  |                 |     |     | 10  | mA   |
| Reference voltage supply current <sup>d</sup> | I <sub>AVREF</sub> |                 |     |     | 350 | μΑ   |

a) Quantization error of ±0.5 LSB is not included

#### 8.2 Power On Clear

Conditions 
$$T_A = -40^{\circ}\text{C} \sim +85^{\circ}\text{C},$$
  $V_{DD5} = 0 \sim 5.5 \text{ V},$   $V_{SS} = 0 \text{ V}$ 

Table 8-2 Power On Clear Characteristics

| Parameter                   | Symbol            | Test Conditions                     | Min | Тур  | Max | Unit |
|-----------------------------|-------------------|-------------------------------------|-----|------|-----|------|
| Threshold Voltage           | V <sub>IP</sub>   |                                     | 3.2 | 3.35 | 3.5 | V    |
| Detection time <sup>a</sup> | T <sub>DETP</sub> | V <sub>DD5</sub> slope ><br>25mV/μs |     |      | 2   | μs   |

a) Not tested in production.

- Note 1. The POC ensures that the devices stops operation (RESET condition) when the device is outside the operation voltage range, under the condition that the supply voltage slope on  $V_{DD5}$  is  $\leq 25 \text{mV/}\mu\text{s}$ .
  - 2. Full device operation is only available, when the supply voltage is above the maximum threshold voltage. The device may stop operation due to reset condition generated by POC, if the supply voltage dropps below the given max threshold voltage.

b) This value is not tested during production.

c) T<sub>CONV</sub> depends on register setting

The reference current is mainly a transient current that is influenced by the conversion time. The given value is the maximum value. Value is not tested during production.

Chapter 8 Analog Functions

#### 8.3 Voltage Comparator

The voltage comparator is supplied by A<sub>VDD</sub>.

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

$$\begin{split} & \text{DV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V}, \text{ BV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V}, \\ & \text{AV}_{\text{DD}} = 3.2 \text{ V} \sim 5.5 \text{ V}, \text{ SMV}_{\text{DD5}} = 3.2 \text{ V} \sim 5.5 \text{ V}, \\ & \text{MV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V} \text{ ($\mu$PD70F3427 only)}, \end{split}$$

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 only)$ 

Note Refer to "Power On Clear" on page 81 for further functional restriction.

**Table 8-3 Voltage Comparator Characteristics** 

| Parameter                                | Symbol             | Test Conditions                  | Min            | Тур  | Max            | Unit |
|------------------------------------------|--------------------|----------------------------------|----------------|------|----------------|------|
| Threshold Voltage (calibrated)           | V <sub>IV</sub>    |                                  | 1.73<br>-0.065 | 1.73 | 1.73<br>+0.065 | V    |
| Detection Time <sup>a</sup>              | T <sub>DETV1</sub> | slope = 50mV/µs                  |                |      | 2              | μs   |
|                                          | T <sub>DETV2</sub> | step = 100mV,<br>overdrive = 5mV |                |      | 2              | μs   |
| Power-On Stabilization Time <sup>b</sup> | T <sub>S</sub>     |                                  |                |      | 2              | ms   |

a) Not tested in production.

That time must be passed after having enabled a voltage-comparator (Set VCEn bit) and before being able to read the correct status of the concerned voltage-comparator status flag (VCFn).

## **Chapter 9 Flash Memory**

#### 9.1 Basic Characteristics

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, BV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V},$ 

 $\mathrm{AV_{DD}} = 3.2~\mathrm{V} \sim 5.5~\mathrm{V},~\mathrm{SMV_{DD5}} = 3.2~\mathrm{V} \sim 5.5~\mathrm{V},$ 

 $MV_{DD5}$  = 3.0 V  $\sim$  5.5 V (µPD70F3427 only),

 $V_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 \text{ only})$ 

Note Refer to "Power On Clear" on page 81 for further functional restriction.

Table 9-1 Memory Operation Characteristics

| Parameter           | Symbol           | Device                                                   | Min | Тур | Max <sup>a</sup> | Unit |
|---------------------|------------------|----------------------------------------------------------|-----|-----|------------------|------|
| Operation Frequency | f <sub>CPU</sub> | μPD70F3427,<br>μPD70F3426A,<br>μPD70F3425,<br>μPD70F3424 | 32k |     | 64M              | Hz   |
|                     |                  | μPD70F3423,<br>μPD70F3422,<br>μPD70F3421                 | 32k |     | 24M              | Hz   |

a) The above maximum operation frequency specification lists the center frequency of the SSCG. The maximum dithering range of the SSCG is assured for this center frequency.

#### 9.2 Flash Memory Characteristics

Conditions  $T_A = -40^{\circ}\text{C} \sim +85^{\circ}\text{C}$ ,

$$\begin{split} & \text{DV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V}, \text{ BV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V}, \\ & \text{AV}_{\text{DD}} = 3.2 \text{ V} \sim 5.5 \text{ V}, \text{ SMV}_{\text{DD5}} = 3.2 \text{ V} \sim 5.5 \text{ V}, \\ & \text{MV}_{\text{DD5}} = 3.0 \text{ V} \sim 5.5 \text{ V} \text{ ($\mu$PD70F3427 only)}, \end{split}$$

 $V_{DD5} = 4.5 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 \text{ only})$ 

Note 1. Refer to "Power On Clear" on page 81 for further functional restriction.

2. The values given in Table 9-2 are valid for a CPU frequency of 24MHz and 32MHz.

Table 9-2 Flash Memory Selfprogramming Characteristics

| Parameter                           | Symbol                | Test Con                       | ditions                  | Min | Тур | Max  | Unit  |
|-------------------------------------|-----------------------|--------------------------------|--------------------------|-----|-----|------|-------|
| Number of<br>Rewrites               | C <sub>WRT</sub>      |                                |                          |     |     | 1000 | times |
| Data retention                      | t <sub>RET</sub>      |                                |                          | 15  |     |      | years |
| Blank Check                         | t                     |                                | f <sub>CPU</sub> = 24MHz |     | 570 | 570  | μs    |
| Time <sup>a</sup>                   | t <sub>IVBL</sub>     |                                | f <sub>CPU</sub> = 32MHz |     | 450 | 450  | μs    |
| Erase Time                          | t                     | One memory                     | f <sub>CPU</sub> = 24MHz |     | 13  | 130  | ms    |
|                                     | t <sub>IERT4k</sub>   | block (4k) <sup>b</sup>        | f <sub>CPU</sub> = 32MHz |     | 13  | 130  | ms    |
|                                     | t                     | 64 memory blocks               | f <sub>CPU</sub> = 24MHz |     | 29  | 290  | ms    |
|                                     | t <sub>IERT256k</sub> | (256k)                         | f <sub>CPU</sub> = 32MHz |     | 29  | 290  | ms    |
| Write Time                          | +                     | Write two words <sup>c</sup>   | f <sub>CPU</sub> = 24MHz |     | 520 | 1120 | μs    |
|                                     | t <sub>IWRT</sub>     | write two words                | f <sub>CPU</sub> = 32MHz |     | 300 | 900  | μs    |
|                                     | +                     | One memory                     | f <sub>CPU</sub> = 24MHz |     | 48  | 348  | ms    |
|                                     | t <sub>IWRT4k</sub>   | block (4k) <sup>d</sup>        | f <sub>CPU</sub> = 32MHz |     | 45  | 345  | ms    |
| Verify Time                         | t                     | One memory                     | f <sub>CPU</sub> = 24MHz |     | 16  | 20   | ms    |
|                                     | t <sub>IVRT4k</sub>   | block (4k)                     | f <sub>CPU</sub> = 32MHz |     | 10  | 20   | ms    |
|                                     | +                     | 64 memory block                | f <sub>CPU</sub> = 24MHz |     | 1.1 | 1.3  | s     |
|                                     | t <sub>IVRT256k</sub> | (256k)                         | f <sub>CPU</sub> = 32MHz |     | 1.1 | 1.5  | 3     |
| Erase/Write<br>Current <sup>e</sup> | I <sub>DDFL</sub>     |                                |                          |     | 1   | 3    | mA    |
| Programming                         |                       |                                |                          | -40 |     | +65  | °C    |
| Temperature <sup>f</sup>            | t <sub>PRG</sub>      | maximum power dissipation 0.8W |                          | -40 |     | +85  | °C    |

a) Blank check of one memory block (4 kB).

b) Erase of one memory block (4kB).

c) The corresponding library call is configured for 2 word-write per call.

d) The corresponding library call uses a 4kB source buffer.

e) Additional current that is only needed during erase or write of flash.

The power dissipation may be reduced by disabling some functionality or reducing the CPU operation speed.

## 9.3 Special Conditions for End-of-Line Programming

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 3.0 \ V \sim 5.5 \ V, \ BV_{DD5} = 3.0 \ V \sim 5.5 \ V,$ 

 $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, \text{ SMV}_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $MV_{DD5} = 3.0 V \sim 5.5 V (\mu PD70F3427 only),$ 

 $V_{DD5} = 4.8 \text{ V} \sim 5.15 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 only)$ 

Note Refer to "Power On Clear" on page 81 for further functional restriction.

#### (1) Flash Memory End-of-Line Programming Characteristics (PG-FP4)

Table 9-3 Flash Memory End-of-Line Programming Characteristics (PG-FP4: CSI)

| Parameter               | Symbol            | Device                                    | Test Conditions  | Min | Тур | Max | Unit |
|-------------------------|-------------------|-------------------------------------------|------------------|-----|-----|-----|------|
| Blank Check             | t <sub>IVBL</sub> | All                                       |                  |     | 1   | 1   | S    |
| Erase Time <sup>a</sup> | t <sub>IERT</sub> |                                           |                  |     | 1   | 1   | S    |
| Write Time <sup>b</sup> | t <sub>IWRT</sub> | μPD70F3427,<br>μPD70F3426A,<br>μPD70F3425 |                  |     | 20  | 32  | s    |
|                         |                   | μPD70F3424,<br>μPD70F3423                 | - W/E cycles ≤ 5 |     | 10  | 16  | s    |
|                         |                   | μPD70F3421                                |                  |     | 5   | 8   | s    |
| Verify Time             | t <sub>IVRT</sub> | μPD70F3427,<br>μPD70F3426A,<br>μPD70F3425 |                  |     | 16  | 20  | s    |
|                         |                   | μPD70F3424,<br>μPD70F3423                 |                  |     | 8   | 10  | s    |
|                         |                   | μPD70F3421                                |                  |     | 5   | 7   | S    |

a) Erase of all flash-memory blocks (0 .. 255)

b) Write of complete flash area.

Table 9-4 Flash Memory End-of-Line Programming Characteristics (PG-FP4: UART)

| Parameter               | Symbol            | Device                    | Test Conditions  | Min | Тур | Max | Unit |
|-------------------------|-------------------|---------------------------|------------------|-----|-----|-----|------|
| Blank Check             | t <sub>IVBL</sub> | All                       |                  |     | 1   | 1   | S    |
| Erase Time <sup>a</sup> | t <sub>IERT</sub> |                           |                  |     | 1   | 1   | S    |
| Write Time <sup>b</sup> | t <sub>IWRT</sub> | μPD70F3426A               |                  |     | 230 | 300 | S    |
|                         |                   | μPD70F3427,<br>μPD70F3425 | - W/E cycles ≤ 5 |     | 115 | 150 | s    |
|                         |                   | μPD70F3424,<br>μPD70F3423 |                  |     | 60  | 80  | s    |
|                         |                   | μPD70F3421                |                  |     | 30  | 40  | S    |
| Verify Time             | t <sub>IVRT</sub> | μPD70F3426A               |                  |     | 230 | 300 | S    |
|                         |                   | μPD70F3427,<br>μPD70F3425 |                  |     | 115 | 150 | s    |
|                         |                   | μPD70F3424,<br>μPD70F3423 |                  |     | 60  | 80  | S    |
|                         |                   | μPD70F3421                |                  |     | 30  | 40  | S    |

a) Erase of all flash-memory blocks (0 .. 255)

## (2) Flash Memory End-of-Line Programming Characteristic (Flash-Selfprogramming)

**Note** The values given in Table 9-5 are valid for a CPU frequency of 24MHz and 32MHz.

Table 9-5 Flash Memory End-of-Line Programming Characteristics (Flash-Selfprogramming)

| Parameter                     | Symbol                | Test (     | Conditions               | Min | Тур | Max  | Unit |
|-------------------------------|-----------------------|------------|--------------------------|-----|-----|------|------|
| Blank Check <sup>a</sup>      | t <sub>IVBL</sub>     |            | f <sub>CPU</sub> = 24MHz |     | 570 | 570  | μs   |
|                               |                       |            | f <sub>CPU</sub> = 32MHz |     | 450 | 450  | μs   |
| Erase Time one                | t <sub>IERT4k</sub>   |            | f <sub>CPU</sub> = 24MHz |     | 13  | 52   | ms   |
| memory block (4k)             |                       |            | f <sub>CPU</sub> = 32MHz |     | 13  | 52   | 1115 |
| Erase Time 64                 | t <sub>IERT256k</sub> |            | f <sub>CPU</sub> = 24MHz |     |     |      |      |
| memory blocks<br>(256k)       |                       |            | f <sub>CPU</sub> = 32MHz |     | 29  | 116  | ms   |
| Write Time (Write             | t <sub>IWRT</sub>     | W/E cycles | f <sub>CPU</sub> = 24MHz |     | 520 | 1120 | μs   |
| two words) <sup>b</sup>       |                       | ≤ 5        | f <sub>CPU</sub> = 32MHz |     | 300 | 900  | μs   |
| Write Time (One               | t <sub>IWRT4k</sub>   |            | f <sub>CPU</sub> = 24MHz |     | 48  | 198  | ms   |
| memory block 4k) <sup>c</sup> |                       |            | f <sub>CPU</sub> = 32MHz |     | 45  | 195  | ms   |
| Verify Time (One              | t <sub>IVRT4k</sub>   |            | f <sub>CPU</sub> = 24MHz |     | 16  | 20   | ms   |
| memory block 4k)              |                       |            | f <sub>CPU</sub> = 32MHz |     | 10  | 20   | 1115 |
| Verify Time (64               | t <sub>IVRT256k</sub> |            | f <sub>CPU</sub> = 24MHz |     |     |      |      |
| memory blocks<br>256k)        |                       |            | f <sub>CPU</sub> = 32MHz |     | 1.1 | 1.3  | s    |

a) Blank check of one memory block (4kB).

b) Write of complete flash area.

b) The corresponding library call is configured for 2 word per call.

c) The corresponding library call uses a 4kB source buffer.

#### 9.4 Serial Write Operation Characteristics

Conditions  $T_A = -40^{\circ}C \sim +85^{\circ}C$ ,

 $DV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V}, BV_{DD5} = 3.0 \text{ V} \sim 5.5 \text{ V},$ 

 $AV_{DD} = 3.2 \text{ V} \sim 5.5 \text{ V}, \text{ SMV}_{DD5} = 3.2 \text{ V} \sim 5.5 \text{ V},$ 

 $MV_{DD5} = 3.0 V \sim 5.5 V (\mu PD70F3427 only),$ 

 $V_{DD5} = 4.5 \text{ V} \sim 5.5 \text{ V},$ 

 $V_{SS5} = BV_{SS5} = DV_{SS5} = SMV_{SS5} = AV_{SS} = 0 V$ 

 $MV_{SS5} = 0 V (\mu PD70F3427 only)$ 

Note Refer to "Power On Clear" on page 81 for further functional restriction.

**Table 9-6 Flash Memory AC Characteristics** 

| Parameter                                                | Symbol                           | Test Conditions | Min | Тур | Max | Unit |
|----------------------------------------------------------|----------------------------------|-----------------|-----|-----|-----|------|
| FLMD0 setup time to rising edge of                       | +                                |                 | 2   |     |     | mo   |
| RESET                                                    | <sup>I</sup> MDSET               |                 | 2   |     |     | ms   |
| Count start time from rising edge of RESET to FLMD0      | t <sub>RFCF</sub>                |                 | 0.8 |     |     | ms   |
| Count ending time from end of t <sub>RFCF</sub> to FLMD0 | t <sub>COUNT</sub>               |                 | 20  |     |     | ms   |
| FLMD0 counter High/Low level width                       | t <sub>CH</sub> ,t <sub>CL</sub> |                 | 10  |     | 100 | μs   |
| FLMD0 counter rise/fall time                             | $t_R, t_F$                       |                 |     |     | 50  | ns   |



Figure 9-1 Flash Memory Timing

Note FLMD1 is a shared function of the P07 pin.

#### **Special Conditions for Device Operation** Chapter 10 at extended Operating Temperature Range

Condition  $T_A = -40^{\circ}C \sim +105^{\circ}C$ 

Caution For any device's operation within the extended operating temperature range  $(T_A = -40^{\circ}C \sim +105^{\circ}C)$ , the device's total power consumption must be reduced. The following tables within this chapter describe additional device conditions securing the requested decrease of the device's power consumption.

> In case any device may operate within the extended operating temperature range ( $T_A = -40^{\circ}\text{C} \sim +105^{\circ}\text{C}$ ) all of the below mentioned conditions must never be exceeded at any time.

> All of the below mentioned device conditions must be applied in addition to any other parameter that is described within this document.

The operation conditions for an extended temperature range (TA =  $-40^{\circ}$ C ~ +105°C) mentioned in this chapter are valid for all parameters which were described within this document.

In all conditions in this document the normal temperature range (TA =  $-40^{\circ}$ C ~ +85°C) is replaced by the extended temperature range of TA = -40°C  $\sim$  +105°C in case the operating conditions mentioned in this chapter are applied.

#### (1) µPD70F3427

Condition 1  $T_A = -40^{\circ}C \sim +105^{\circ}C$ 

Operation Modes: RUN, HALT, IDLE

Power dissipation: < 1.0 W Duration: 15000 hours

 $V_{SS5} = 0V$ 

Condition 2  $T_A = -40^{\circ}C \sim +105^{\circ}C$ 

Operation Modes: WATCH, Sub-WATCH, STOP, Sub-Clock CPU Operation

Power dissipation: < 0.5W Duration: 15 years

 $V_{SS5} = 0V$ 

Table 10-1 Absolute maximum ratings currents for special conditions (µPD70F3427)

| Pai                           | rameter  | Symbol           | Test Condition                    | ons                       | Ratings average | Unit |
|-------------------------------|----------|------------------|-----------------------------------|---------------------------|-----------------|------|
| Output cur-<br>rent low       | All pins | I <sub>OLA</sub> | Sum of Groups 1, 2, 3, 5, 6, 7, 8 |                           | 70              | mA   |
| Output current high           |          | I <sub>OHA</sub> |                                   | f <sub>SYS</sub> = 48 MHz | -70             | mA   |
| Number of ac                  | • •      |                  |                                   |                           | 4               |      |
| Output cur-<br>rent low       | All pins | I <sub>OLA</sub> | Sum of Groups 1, 2, 3, 5, 6, 7, 8 |                           | 250             | mA   |
| Output current high           |          | I <sub>OHA</sub> |                                   | f <sub>SYS</sub> = 24 MHz | -250            | mA   |
| Number of ac<br>motor drivers |          |                  |                                   |                           | 6               |      |

#### (2) µPD70F3426A

Condition 1  $T_A = -40^{\circ}C \sim +105^{\circ}C$ 

Operation Modes: RUN, HALT, IDLE

Power dissipation: < 1.0 W Duration: 15000 hours

 $V_{SS5} = 0V$ 

Condition 2  $T_A = -40^{\circ}C \sim +105^{\circ}C$ ,

Operation Modes: WATCH, Sub-WATCH, STOP, Sub-Clock CPU Operation

Power dissipation: < 0.5W Duration: 15 years

 $V_{SS5} = 0V$ 

Table 10-2 Absolute maximum ratings currents for special conditions (μPD70F3426A)

| Pai                           | rameter  | Symbol           | Test Condition                 | ons                       | Ratings average | Unit |
|-------------------------------|----------|------------------|--------------------------------|---------------------------|-----------------|------|
| Output cur-<br>rent low       | All pins | I <sub>OLA</sub> | Sum of Groups 1, 2, 3, 5, 7, 8 |                           | 40              | mA   |
| Output current high           |          | I <sub>OHA</sub> |                                | f <sub>SYS</sub> = 48 MHz | -40             | mA   |
| Number of ac                  |          |                  |                                |                           | 6               |      |
| Output cur-<br>rent low       | All pins | I <sub>OLA</sub> | Sum of Groups 1, 2, 3, 5, 7, 8 |                           | 250             | mA   |
| Output current high           |          | I <sub>OHA</sub> |                                | f <sub>SYS</sub> = 24 MHz | -250            | mA   |
| Number of ac<br>motor drivers |          |                  |                                |                           | 6               |      |

#### (3) µPD70F3425

Condition 1  $T_A = -40^{\circ}C \sim +105^{\circ}C$ 

Operation Modes: RUN, HALT, IDLE

Power dissipation: < 0.9 W Duration: 15000 hours

 $V_{SS5} = 0V$ 

Condition 2  $T_A = -40^{\circ}C \sim +105^{\circ}C$ 

Operation Modes: WATCH, Sub-WATCH, STOP, Sub-Clock CPU Operation

Power dissipation: < 0.5W Duration: < 5.5W

 $V_{SS5} = 0V$ 

Table 10-3 Absolute maximum ratings currents for special conditions (µPD70F3425)

| Pai                          | rameter       | Symbol           | Test Condition                 | ons                       | Ratings average | Unit |
|------------------------------|---------------|------------------|--------------------------------|---------------------------|-----------------|------|
| Output cur-<br>rent low      | All pins      | I <sub>OLA</sub> | Sum of Groups 1, 2, 3, 5, 7, 8 |                           | 135             | mA   |
| Output current high          |               | I <sub>OHA</sub> |                                | f <sub>SYS</sub> = 48 MHz | -135            | mA   |
| Number of ac<br>motor driver | ctive stepper |                  |                                |                           | 6               |      |
| Output cur-<br>rent low      | All pins      | I <sub>OLA</sub> | Sum of Groups 1, 2, 3, 5, 7, 8 |                           | 250             | mA   |
| Output current high          |               | I <sub>OHA</sub> |                                | f <sub>SYS</sub> = 32 MHz | -250            | mA   |
| Number of ac<br>motor driver | ctive stepper |                  |                                |                           | 6               |      |

#### (4) µPD70F3424

Condition 1  $T_A = -40^{\circ}C \sim +105^{\circ}C$ 

Operation Modes: RUN, HALT, IDLE

Power dissipation: < 0.88 W Duration: 15000 hours

 $V_{SS5} = 0V$ 

Condition 2  $T_A = -40^{\circ}C \sim +105^{\circ}C$ 

Operation Modes: WATCH, Sub-WATCH, STOP, Sub-Clock CPU Operation

Power dissipation: < 0.5W Duration: 15 years

 $V_{SS5} = 0V$ 

Table 10-4 Absolute maximum ratings currents for special conditions (µPD70F3424)

| Pai                          | rameter       | Symbol           | Test Condition                 | ons                       | Ratings average | Unit |
|------------------------------|---------------|------------------|--------------------------------|---------------------------|-----------------|------|
| Output cur-<br>rent low      | All pins      | I <sub>OLA</sub> | Sum of Groups 1, 2, 3, 5, 7, 8 |                           | 180             | mA   |
| Output current high          |               | I <sub>OHA</sub> |                                | f <sub>SYS</sub> = 48 MHz | -180            | mA   |
| Number of ac<br>motor driver | ctive stepper |                  |                                |                           | 6               |      |
| Output cur-<br>rent low      | All pins      | I <sub>OLA</sub> | Sum of Groups 1, 2, 3, 5, 7, 8 |                           | 250             | mA   |
| Output current high          |               | I <sub>OHA</sub> |                                | f <sub>SYS</sub> = 32 MHz | -250            | mA   |
| Number of ac<br>motor driver | ctive stepper |                  |                                |                           | 6               |      |

#### (5) μPD70F3421, μPD70F3422, μPD70F3423

Condition 1  $T_A = -40$ °C ~ +105°C

Operation Modes: RUN, HALT, IDLE

Power dissipation: < 0.86 W Duration: 15000 hours

 $V_{SS5} = 0V$ 

Condition 2  $T_A = -40^{\circ}C \sim +105^{\circ}C$ 

Operation Modes: WATCH, Sub-WATCH, STOP, Sub-Clock CPU Operation

Power dissipation: < 0.5W Duration: 15 years

 $V_{SS5} = 0V$ 

Note No additional condition must be fulfilled.

Chapter 11 Package

## **Chapter 11 Package**

# 11.1 Package of $\mu$ PD70F3426AGJ, $\mu$ PD70F3425GJ, $\mu$ PD70F3424GJ, $\mu$ PD70F3422GJ, $\mu$ PD70F3421GJ



Figure 11-1 Package Drawing of μPD70F3426AGJ, μPD70F3425GJ, μPD70F3424GJ, μPD70F3423GJ, μPD70F3422GJ, μPD70F3421GJ

Chapter 11 Package

#### 11.2 Package of µPD70F3427GD



Figure 11-2 Package Drawing μPD70F3427GD

Chapter 11 Package

## 11.3 Thermal Resistance

Table 11-1 Thermal resistance of V850E/Dx3 products

| Product Code               | Junction to<br>Ambient                | Junction to<br>Case | Junction to<br>Lead | Lead              | Unit |
|----------------------------|---------------------------------------|---------------------|---------------------|-------------------|------|
| Fibratic Code              | R <sub>THJA</sub> ,<br>Airflow = 0m/s | R <sub>THJC</sub>   | R <sub>THJL</sub>   | R <sub>THLL</sub> | Onit |
| μPD70F3421GJ(A)-GAE-QS-AX  | 43.26                                 | 7.53                | 22.49               | 0.22              | K/W  |
| μPD70F3422GJ(A)-GAE-QS-AX  | 43.26                                 | 7.53                | 22.49               | 0.22              | K/W  |
| μPD70F3423GJ(A)-GAE-QS-AX  | 43.26                                 | 7.53                | 22.49               | 0.22              | K/W  |
| μPD70F3424GJ(A)-GAE-QS-AX  | 43.26                                 | 7.53                | 22.49               | 0.22              | K/W  |
| μPD70F3425GJ(A)-GAE-QS-AX  | 42.89                                 | 6.68                | 21.08               | 0.21              | K/W  |
| μPD70F3426AGJ(A)-GAE-QS-AX | 41.66                                 | 5.33                | 19.77               | 0.19              | K/W  |
| μPD70F3427GD(A)-LML-QS-AX  | 38.36                                 | 10.39               | 22.99               | 0.43              | K/W  |

**Note** Maximum junction temperature  $T_{Jmax} = 150$ °C

## **Chapter 12 Recommended Soldering Conditions**

#### 12.1 Description of Recommended Conditions

The recommended soldering conditions by item are indicated by a combination of the soldering process, peak temperature, baking time, and exposure limit all abbreviated as shown below.



Figure 12-1 Soldering conditions indication

#### 12.1.1 Soldering process

The soldering process is indicated by the following symbols:

| Soldering process         | Symbol |
|---------------------------|--------|
| Infrared Reflow Soldering | IR     |
| Vapour Phase Soldering    | VP     |
| Wave Soldering            | WS     |

#### 12.1.2 Peak temperature

The peak temperature is indicated by the two least significant digits (two characters) of the peak value. The peak temperature of the VPS and the infrared ray reflowing process is indicated by the package surface temperature. The wave soldering is indicated by the solder temperature.

| Peak temperature | Symbol |
|------------------|--------|
| 215 deg.C        | 15     |
| 220 deg.C        | 20     |
| 230 deg.C        | 30     |
| 235 deg.C        | 35     |
| 260 deg.C        | 60     |

#### 12.1.3 Baking time

The baking time is indicated by the following symbols:

| Baking time (stored at 125 deg.C) | Symbol |
|-----------------------------------|--------|
| No baking required (0 hours)      | 00     |
| 10 hours                          | 10     |
| 16 hours                          | 16     |
| 20 hours                          | 20     |
| 36 hours                          | 36     |

## 12.1.4 Exposure limit

Exposure limit means the maximum limit with which the device can be soldered without problem after unpack. The limit is indicated by the following symbols:

| Exposure limit<br>(Temperature 25 deg.C and<br>humidity 65%RH or less) | Symbol |
|------------------------------------------------------------------------|--------|
| One day (24 hours)                                                     | 1      |
| Two days (48 hours)                                                    | 2      |
| Three days (72 hours)                                                  | 3      |
| Seven days (168 hours)                                                 | 7      |
| Eight hours                                                            | В      |
| Twelve hours                                                           | С      |

#### 12.1.5 Number of soldering process

Number of soldering process is indicated by the following symbols:

| Number of soldering processes | Symbol |
|-------------------------------|--------|
| Once                          | 1      |
| Twice                         | 2      |

#### 12.2 Recommended Conditions of IR60-207-3

The following is recommended soldering conditions. (Moisture sensitive device)



Figure 12-2 Recommended Handling of Unpacked Devices

Peak temperature: 260 deg.C or below (Package's surface

temperature)

Reflow time: 60 seconds or less (at 220 deg.C)

Maximum number of reflow processes: 3 times

Exposure limit (Store until the final

reflow process starts): 7 days or less

Flux: Rosin flux containing small amount of chlorine

(Flux with a maximum chlorine content of 0.2 Wt%

is recommended.)



Figure 12-3 Infrared Ray Reflow Temperature Profile

| Item | Date published | Document No.     | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------|----------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Jul 5, 2005    | EASE-PL-8007-0V1 | First release of this document                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2    | Aug 3, 2005    | EASE-PL-8007-0V2 | Second release of this document                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3    | Dec 13, 2005   | EASE-PL-8007-0V3 | Update of document                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      |                |                  | Overview: - Included the derivatives µPD70F3427, µPD70F3426, µPD70F3422, µPD703422 Included a note describing the expansion of flash and RAM for the derivative µPD70F3426 Included the LCD I/F to the reduced peripheral set.                                                                                                                                                                                                                     |
|      |                |                  | DC characteristics: - Added typical operating current for 48MHz Changed VCOMP0/1 to VCMP0/1 Corrected the table 6-15.                                                                                                                                                                                                                                                                                                                              |
|      |                |                  | Pinout Information: - Included the Pinconfiguration of the new derivatives μPD70F3427 and μPD70F3426 Introduced the pin-group 6 representing the external memory-interface of the new derivative μPD70F3427 Introduced the pin-group 8 representing the voltage comparator input pins.                                                                                                                                                             |
|      |                |                  | Absolute Maximum Ratings: - Included the DJ3 derivatives μPD70F3427, μPD70F3426, μPD70F3422, μPD703422 Included the concerned parameters for the μPD70F3427's memory interface.                                                                                                                                                                                                                                                                    |
|      |                |                  | General Characteristics: - Included the concerned information regarding the external memory interface of the derivative µPD70F3427.                                                                                                                                                                                                                                                                                                                |
|      |                |                  | Operation Conditions: - Included the DJ3 derivatives μPD70F3427 and μPD70F3426 for the corrseponding CPU clock frequencies 32 MHz and 48 MHz.                                                                                                                                                                                                                                                                                                      |
|      |                |                  | DC-Characteristics: - Included the DJ3 derivatives μPD70F3427 and μPD70F3426 Separated the characteristics of pin-group 3 for μPD70F3427 and the remaining devices Included the characteristics of pin-group 6 for the device μPD70F3427 Included the supply-currents for added derivatives μPD70F3427 and μPD70F3426 Added a note regarding current limit function of the derivative μPD70F3427 Review of chapter "LCD Common and Segment Lines". |
|      |                |                  | AC-Characteristics: - Included the derivatives μPD70F3427 and μPD70F3426 Included the external memory access specification for the derivative μPD70F3427.                                                                                                                                                                                                                                                                                          |
|      |                |                  | Analog Functions: - POC characteristics. Included a note.                                                                                                                                                                                                                                                                                                                                                                                          |

| Item | Date published | Document No.     | Comment                                                                                                                                                                                                                                                                          |
|------|----------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3    | Dec 13, 2005   | EASE-PL-8007-0V3 | Flash Memory: - Included the derivatives μPD70F3427 and μPD70F3426.                                                                                                                                                                                                              |
|      |                |                  | Package: - Included the derivatives μPD70F3427 and μPD70F3426 - Added the package drawings for the derivatives μPD70F3427 and μPD70F3426.                                                                                                                                        |
| 4    | Sep 4, 2006    | EASE-PL-8007-1V0 | Redefinition of that document "Electrical Target Specification" to "Preliminary Data Sheet".                                                                                                                                                                                     |
|      |                |                  | Family Overview: - Updated operating clock.                                                                                                                                                                                                                                      |
|      |                |                  | Operation Conditions: - Update the CPU clock frequencies.                                                                                                                                                                                                                        |
|      |                |                  | DC-Characteristics: - Updated the supply-currents for all derivatives Completion of table 6-23.                                                                                                                                                                                  |
|      |                |                  | AC-Characteristics: - Updated the AC-Characteristics for the ext. mem. I/F (μPD70F3427).                                                                                                                                                                                         |
| 5    | Jan 18, 2007   | EASE-PL-8007-1V1 | DC-Characteristics: - Included the values for the LCD split voltages - Updated the supply-currents for the derivatives  µPD70F3424, µPD70F3426 and µPD70F3427.                                                                                                                   |
|      |                |                  | AC- Characteristics: - CSIB updated and expanded characteristics LCD Bus Interface updated External memory access updated.                                                                                                                                                       |
|      |                |                  | Analog Functions: - Added the Voltage Comparator Characteristics stabilization time.                                                                                                                                                                                             |
|      |                |                  | Flash Memory: - Updated parameters for End-of-Line programming. Included parameters for missing derivatives.                                                                                                                                                                     |
|      |                |                  | Special Conditions for Device Operation at extended Operating Temperature Range ( $T_A = -40^{\circ}\text{C} \dots +105^{\circ}\text{C}$ ) - Included a new chapter describing the operating conditions when device is operating within the extened operating temperature range. |
| 6    | Oct. 29, 2009  | U20110EE1V0DS00  | Overview: - Updated device list.                                                                                                                                                                                                                                                 |
|      |                |                  | Peripherals: - added Memory interface extention for µPD70F3427GD - added 3rd CAN channel for µPD70F3421/22/23/24/25/27 - added Timer Y (TMY) for all devices - corrected number of voltage comparators from 3 to 2                                                               |
|      |                |                  | Internal RAM: - Increased from 16kbytes to 20kbytes for µPD70F3422GJ                                                                                                                                                                                                             |
|      |                |                  | General Characteristics: - Updated the parameters regarding the SSCG modulation range and frequency Added input leakage parameters for pin group 6.                                                                                                                              |

| Item | Date published | Document No.                 | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|----------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6    | Oct. 29, 2009  | Document No. U20110EE1V0DS00 | Comment  DC-Characteristics: - Added injected current specification (Table 6-1) - Removed limitation "CMOS2 and SCHMITT2 are only available on Port P8" (Table 6-2, table 6-3) - Added Schmitt2 and CMOS2 (Table 6-6, table 6-7, table 6-8) - Added ADC Low Voltage Operating Range (Table 6-9) - Extended Schmitt 2 and CMOS2 to whole pingroup 3 (Table 6-10, table 6-11) - Added Definitions for VLCD (Table 6-15) - Added Schmitt2 and CMOS2 (Table 6-16 - DC Characteristics Stepper Motor Driver Input Normal Voltage Operation, table 6-17) - Added Stepper Motor Driver Zeropoint Detection - Reduced "Watch" and "Watch mointored" currents for μPD70F3421/22/23/24/25/26 (Table 6-23, table 6-26, table 6-27) - Added "Additional Supply Current (Operating) during Self-Flash-Programming" (Table 6-24) - Reduced supply currents for μPD70F3427 (Table 6-25) - Added table describing when bias current is flowing Added LCD common and segment lines operation current - Stepper motor driver output voltage deviation not tested, but specified by design |
|      |                |                              | AC Characteristics:  - Corrected parameters for the serial clock high- and low-level width.  - Corrected min. SIBn setup time in low voltage operation CSIB master mode  - Corrected maximum I <sup>2</sup> C clock SCL0  - Renamed LCD Bus I/F control modes  - Corrected D <sub>VDD5</sub> range of LCD Bus I/F specification  - Updated the characteristics for the ext. mem. I/F.  - Added/corrected the characteristics for the mem. I/F's asynchronous synchronous operation.  - Added "i" in calculation for T <sub>DWRA</sub> (Table 7-18)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|      |                |                              | Analog Functions:  - Updated A/D Converter parameters  - Removed uncalibrated Voltage Comparator trheshold: no user calibration required  - Reduced POC Threshold Voltage Max. to 3.5V (Table 8-2)  - Added TDETV1 for Voltage Comparator (Table 8-3)  Flash Memory:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|      |                |                              | - Modified parameters for Flash Memory Characteristics.  Special Conditions for Device Operation at extended Operating Temperature Range (T <sub>A</sub> = -40°C +105°C): - Added the whole chapter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|      |                |                              | Package / Pin configuration: - thermal resistances specified - Corrected package code for μPD70F3427 to μPD70F3427GD (was μPD70F3427GJ, chapter 2.1) - Updated pin configuration drawings (chapters 2.1, 2.2, 2.3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|      |                |                              | Absolute maximum ratings - Increased Output currents low (Table 3-2) - Added Power Supply Restrictions (Table 3-3) - Updated parameter for the power dissipation and storage temperature - Corrected symbols of currents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

| Item | Date published | Document No.    | Comment                                                                                                                                            |
|------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 6    | Oct. 29, 2009  | U20110EE1V0DS00 | Operating Conditions - Added SSCG for IICLK, SPCLK0-1 and SPCLK2-15 (Table 5-2) - Added sub chapter "5.3 AC Load Condition - Single Pin Switching" |
|      |                |                 | Naming: Changed μPD70F3426 to μPD70F3426A (64MHz)                                                                                                  |
| 7    | Dec 10, 2010   | R01DS0049ED0200 | Overview: Replaced product names by product codes                                                                                                  |
|      |                |                 | Analog Functions: - Added integral non linearity error (INL) to A/D converter characteristics                                                      |
|      |                |                 | Package: - Corrected/replaced package drawing of 144 pin plastic QFP (package code GAE instead of UEN)                                             |
| 8    | Jun 1, 2011    | R01DS0049ED0210 | AC Characteristics of Flash Memory changed to more relaxed values (t <sub>MDSET</sub> , t <sub>COUNT</sub> )                                       |



#### **SALES OFFICES**

#### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2886-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.
1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2010 Renesas Electronics Corporation. All rights reserved.

V850E/Dx3 - DJ3/DL3

