# DIGITAL INTELLECTUAL PROPERTY CORES (IP) DESIGN

Trinh Quang Kien Ph.D.

kien.trinh@lqdtu.edu.vn# quangkien82@gmail.com

Course URL: https://sites.google.com/view/trinhquangkien/Courses/

# LECTURE 1.3 OUTLINE

- Introduction of FPGA
  - What is an FPGA?
  - FPGA architecture
  - FPGA configurability
  - FPGA resources







#### WHAT IS THE FPGA?

- FPGA\* (Xilinx.com):
  - Field-programmable Gate Arrays are semiconductor devices that are based around a matrix of configurable logic blocks (CLBs) connected via programmable interconnects. FPGAs can be reprogrammed to desired application or functionality requirements after manufacturing.
- Other means to build a digital system:
  - ASICs Application-Specific Integrated Circuits
  - ASSPs Application-Specific Standard Products





<sup>\*</sup> Modern FPGA is an integrated IC based on CMOS technology

# FPGA APPLICATIONS

#### Implementation of random logic

- easier changes at system-level (one device is modified)
- can eliminate need for full-custom chips

#### Prototyping

- ensemble of gate arrays used to emulate a circuit to be manufactured
- get more/better/faster debugging done than possible with simulation

#### Reconfigurable hardware

- one hardware block used to implement more than one function
- functions must be mutually-exclusive in time
- can greatly reduce cost while enhancing flexibility
- RAM-based only option

#### Special-purpose computation engines

- hardware dedicated to solving one problem (or class of problems)
- accelerators attached to general-purpose computers

#### FPGA ARCHITECTURE

- configurable logic blocks (up to 10 millions gates)
- configurable interconnects
- configurable IO pads (large number 100-1000 pins)
- Two-dimensional array (matrix) architecture: scalable
- state-of-the-art CMOS process (most advanced 7nm),
  - High speed (up to 500 Mhz logic core)
  - High density (tens of billion transistor count)
- Integrated dedicated IPs
  - DSP
  - Block RAM (SRAM-based)
  - Embedded CPU
  - High-speed IO (GTP (6.5Gbps), GTX (12Gbps), GTZ (32Gbps), 100Gbps Ethernet, 150Gbps Interlake
  - Al engines (Versal FPGA)
- Low-cost reconfigurability by the end user





| IC                  | Transitor count | Process | Manufacture | Year    |
|---------------------|-----------------|---------|-------------|---------|
| Intel 4004          | 2 300           | 10 um   | Intel       | 1971    |
| Zilog Z80           | 8 500           | 4 um    | Zilog       | 1976    |
| Intel 80286         | 164 000         | 1.5 um  | Intel       | 1982    |
| Pentium 2           | 7 500 000       | 0.35um  | Intel       | 1997    |
| Pentium 4           | 42 000 000      | 180 nm  | Intel       | 2000    |
| Core 2 Duo          | 291 000 000     | 65 nm   | Intel       | 2006    |
| Six core Xenon 7400 | 1 900 000 000   | 45 nm   | Intel       | 2008    |
| 10-Core Xeon        | 2 600 000 000   | 32 nm   | Intel       | 2010    |
| <b>GK110 Kepler</b> | 7,080,000,000   | 28nm    | NVIDIA      | 2012    |
| AMD K8              | 106 000 000     | 130 nm  | AMD         | 2003    |
| Spartan 3E          | ~40 000 000     | 90 nm   | Xilinx      | 1998    |
| Virtex 5            | 1 100 000 000   | 65 nm   | Xilinx      | 2006    |
| Starix IV           | 2 500 000 000   | 40 nm   | Altera      | 2008    |
| Starix V            | 3 800 000 000   | 28 nm   | Altera      | 2011    |
| Virtex 7            | ~6 800 000 000  | 28nm    | Xilinx      | 2011    |
| Versal VC1902       | 37,000,000,000  | 7nm     | Xilinx      | 2H 2019 |

https://en.wikipedia.org/wiki/Transistor count

FPGA PROGRAMMABILITY USB Cable -

- SRAM-based (volatile memory) configuration file (bitstream)
- Permanent configuration
  - Serial Peripheral interface (SPI) Flash
  - Byte-peripheral interface BPI Flash
- Others options (outdated FPGA)
  - Fused and anti-fused (one time)
  - EPROM and EEPROM (high power consumption, difficult for integration)



#### FPGA PROGRAMABLE LOGIC

- Which universal circuit can do all logic functions?
- Logic function representation ?
  - Boolean function
  - Schematics
  - Truth table
- Two equivalent circuit?
  - Which-ever input results in the same output
- Classic theorem:
  - All logic functions can be implemented via basic gates

Any less than or equal to 2 input gates



CONFIG

#### FPGA PROGRAMABLE LOGIC: EXAMPLE #1

XOR gate equivalent 2-inputLUT



#### FPGA PROGRAMABLE LOGIC: EXAMPLE #2

More complicated functions



#### FPGA PROGRAMABLE LOGIC: EXAMPLE #2

More complicated functions



# FPGA PROGRAMABLE LOGIC: LUT

4-LUT vs 6 LUT in FPGA



Spartan 3/3E 4 input LUT

Series 7 6-input LUTs

#### FPGA WIDE MULTIPLEXER

 How to implement larger number of input functions?

$$O_5 = F_{5(A_5,A_4,A_3,A_2,A_1)} = F_5(0,A_4,A_3,A_2,A_1) \text{ when A}_5=0$$

$$F_5(1,A_4,A_3,A_2,A_1) \text{ when A}_5=1$$



# FPGA PROGRAMABLE INTERCONECT

Routing is done by a pass

transistor (switch)

• 1: connected

• 0: isolated

- Routing lines
  - Direct
  - Double/single
  - Long line
  - Global





### FPGA PROGRAMABLE IO

- Majority IO are inout Pin
- Signal can be delayed by a programmable value
- Support double data rate (DDR)
- Programmable voltage
- GTP, GTX, GTX for Gigabit serial transmission (all are LVDS)



#### FPGA FURTHER READING TOPIC

- Examples of FPGA Architectures
  - Spartan 3 Architectures
  - Spartan-6 FPGA Configurable Logic Block
  - 7 Series FPGAs Configurable Logic Block
- FPGA for dummies ©

