\_\_\_\_\_\_

== Synthesis Summary Report of 'moller\_hls'

\_\_\_\_\_\_

+ General Information:

\* Date: Fri Jul 14 13:19:21 2023

\* Version: 2023.1 (Build 3854077 on May 4 2023)

\* Project: LargeData

\* Solution: wPragmas (Vivado IP Flow Target)

\* Product family: kintex7

\* Target device: xc7k160t-fbg484-1

#### + Performance & Resource Estimates:

PS: '+' for module; 'o' for loop; '\*' for dataflow

```
+------
                       | Issue|
                              | Latency | Latency | Iteration|
          Modules
           & Loops
Pipelined| BRAM | DSP| FF | LUT | URAM|
+------
  |+ moller_hls
                           - | 0.18 | 354 | 3.540e+03 |
                                                -|
                                                   355
                                                         -|
no| 4 (~0%)| -| 4230 (2%)| 11221 (11%)|
  | + make event
                           -| 6.45|
                                   0
                                        0.000
                                                -|
                                                         - |
                31 (~0%)|
  -| -|
                                        0.000|
                                                - | 0|
                                                         -|
                           -| 6.45|
                                  0|
  + make_event
  - | - |
             -| 31 (~0%)|
  + moller_hls_Pipeline_VITIS_LOOP_71_4
                           - | 0.18|
                                  227| 2.270e+03|
                                                - | 227 | - |
no| 2 (~0%)| -| 500 (~0%)| 1269 (1%)|
                                   225| 2.250e+03|
  o VITIS_LOOP_71_4
                           -| 7.30|
                                                3 |
                                                    1 224
yes|
    -| -|
                         -|
  | + moller_hls_Pipeline_VITIS_LOOP_133_1 |
                           -| 4.06|
                                   10 100.000
                                                -|
                                                    10|
                                                         -|
   -| -| 14 (~0%)| 115 (~0%)|
  o VITIS_LOOP_133_1
                           - | 7.30
                                   8|
                                       80.000
                                                1|
                                                     1|
                                                         8|
+------
```

#### == HW Interfaces

\_\_\_\_\_\_

## \* AP\_FIFO

| <b>+</b>                                                         | <b>4</b>                       |                                    |
|------------------------------------------------------------------|--------------------------------|------------------------------------|
| Interface                                                        | Direction                      | Data Width                         |
| s_fadc_hits<br>  s_ring_all_t<br>  s_ring_trigger<br>  s_trigger | out<br>  out<br>  out<br>  out | 3584  <br>  512  <br>  8  <br>  64 |

# \* Other Ports

| +                               | <br>  Mode | Direction | <br>  Bitwidth | - |
|---------------------------------|------------|-----------|----------------|---|
| energy_threshold ring_threshold | —          | •         | 13  <br>  16   |   |

# \* TOP LEVEL CONTROL

| Interfac | e   Type | Ports |   |
|----------|----------|-------|---|
| :        | clock    | · :   | • |

1 of 3 7/14/2023, 1:20 PM

| ap_rst  | reset      | ap_rst                            |
|---------|------------|-----------------------------------|
| ap_ctrl | ap_ctrl_hs | ap_done ap_idle ap_ready ap_start |
| +       | +          | ++                                |

### == SW I/O Information

\_\_\_\_\_\_ \* Top Function Arguments

| Argument                                                                          | Direction                                    | Datatype                                                                                                                                                                                                                                                                             |
|-----------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| energy_threshold ring_threshold s_fadc_hits s_trigger s_ring_trigger s_ring_all_t | in<br>  in<br>  in<br>  in<br>  out<br>  out | <pre>ap_uint&lt;13&gt; ap_uint&lt;16&gt; stream<fadc_hits_t, 0="">&amp; stream<trigger_t, 0="">&amp; stream<rrigger_t, 0="">&amp; stream<rring_trigger_t, 0="">&amp; stream<rring_all_t, 0="">&amp;</rring_all_t,></rring_trigger_t,></rrigger_t,></trigger_t,></fadc_hits_t,></pre> |

# \* SW-to-HW Mapping

| Argument                                                                                                                                                                      | - | L                                                            | L                                                                  | L L                                                   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------|
| <pre>ring_threshold   ring_threshold   port   s_fadc_hits   s_fadc_hits   interface   s_trigger   s_trigger   interface   s_ring_trigger   s_ring_trigger   interface  </pre> |   | Argument                                                     | HW Interface                                                       | HW Type                                               |
|                                                                                                                                                                               |   | ring_threshold<br>s_fadc_hits<br>s_trigger<br>s_ring_trigger | ring_threshold<br>  s_fadc_hits<br>  s_trigger<br>  s_ring_trigger | port<br>  interface  <br>  interface  <br>  interface |

#### == Bind Op Report

| Name                                                               | DSP      | +<br>  Pragma | +<br>  Variable  | Op  | Impl       | Latency |
|--------------------------------------------------------------------|----------|---------------|------------------|-----|------------|---------|
| + moller_hls<br>  + moller hls Pipeline VITIS LOOP 71 4            | 0<br>  0 |               |                  |     |            |         |
| add_ln71_fu_755_p2                                                 | -        |               | add_ln71         | add | fabric     | 0       |
| allr_e_8_fu_960_p2                                                 | -        |               | allr_e_8         | add | fabric     | 0       |
| allr_nhits_8_fu_998_p2<br>  + moller_hls_Pipeline_VITIS_LOOP_133_1 | -<br>  0 | ]<br>         | allr_nhits_8<br> | add | fabric<br> | 0<br>   |
| add_ln133_fu_137_p2                                                | -        | <u> </u>      | add_ln133        | add | fabric     | 0       |

#### == Bind Storage Report

\_\_\_\_\_

| 4                                     |      | +    | +      | .+                   | +                  |
|---------------------------------------|------|------|--------|----------------------|--------------------|
| +<br>  Name<br>  Latency              | BRAM | URAM | Pragma | Variable             | Storage   Impl     |
| +<br>  + moller_hls                   | 4    | 0    |        | l                    | l I I              |
| arr_event_e_U                         | 1    | -    |        | arr_event_e          | ram_t2p   auto   1 |
| arr_event_t_U                         | -    | -    |        | arr_event_t          | ram_t2p   auto   1 |
| fadc_hits_pre_e_U                     | 1    | -    |        | fadc_hits_pre_e      | ram_t2p   auto   1 |
| fadc_hits_pre_t_U                     | -    | -    |        | fadc_hits_pre_t      | ram_t2p   auto   1 |
| + moller_hls_Pipeline_VITIS_LOOP_71_4 | 2    | 0    |        | I                    | 1 1                |
| arr_chan_map_DET_ID_U                 | -    | -    |        | arr_chan_map_DET_ID  | rom_1p   auto   1  |
| <br>  arr_chan_map_SEG_NUM_U          | 1    | -    | 1      | arr_chan_map_SEG_NUM | rom_1p             |

7/14/2023, 1:20 PM 2 of 3

| i                                                          | SUB_ELEMENT_U                                                                         |                           |               |            | arr_chan_map | <br>       |           | 1 |
|------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------|---------------|------------|--------------|------------|-----------|---|
| +                                                          |                                                                                       | •                         |               | ,,         |              | ,          | ,         |   |
| === Pragma Report                                          |                                                                                       |                           | =====         | ======     |              |            |           |   |
| * Valid Pragma Syn                                         | ======================================                                                |                           |               |            | -+           | <br>       |           |   |
| Type                                                       | Options                                                                               | +                         |               |            | Location     | <br>       |           |   |
| array_partition<br>/moller_hls.cpp:52<br>  array_partition | dim=1 type=complete vin moller_hls, time_bidim=1 type=complete vin moller_hls, allr.r | +<br>variable<br>itmap.tr | =time_b<br>ig | itmap.trig | //.          | itis/Large | erDataSet |   |

3 of 3