\_\_\_\_\_\_

== Synthesis Summary Report of 'moller\_hls'

\_\_\_\_\_\_

+ General Information:

\* Date: Fri Jul 14 13:07:47 2023

\* Version: 2023.1 (Build 3854077 on May 4 2023)

\* Project: LargeData

\* Solution: wPragmas (Vivado IP Flow Target)

\* Product family: kintex7

\* Target device: xc7k160t-fbg484-1

### + Performance & Resource Estimates:

PS: '+' for module; 'o' for loop; '\*' for dataflow

```
+------
                       | Issue|
                              | Latency | Latency | Iteration|
          Modules
           MOuu±.
                    & Loops
Pipelined| BRAM | DSP| FF | LUT | URAM|
+------
  |+ moller_hls
                           - | 0.18 | 354 | 3.540e+03 |
                                                -|
                                                    355
                                                         -|
no| 4 (~0%)| -| 4230 (2%)| 11221 (11%)|
  | + make event
                           -| 6.45|
                                   0
                                        0.000
                                                -|
                                                         - |
                31 (~0%)|
  -| -|
                                        0.000|
                                                - | 0|
                                                         -|
                           -| 6.45|
                                   0|
  + make_event
  - | - |
              -| 31 (~0%)|
  + moller_hls_Pipeline_VITIS_LOOP_71_4
                           - | 0.18|
                                  227| 2.270e+03|
                                                - | 227 | - |
no| 2 (~0%)| -| 500 (~0%)| 1269 (1%)|
                                   225| 2.250e+03|
  o VITIS_LOOP_71_4
                           -| 7.30|
                                                3 |
                                                     1 224
yes|
    -| -|
                         -|
  | + moller_hls_Pipeline_VITIS_LOOP_133_1 |
                           -| 4.06|
                                   10 100.000
                                                -|
                                                     10|
                                                         -|
   -| -| 14 (~0%)| 115 (~0%)|
  o VITIS_LOOP_133_1
                           - | 7.30
                                   8|
                                       80.000
                                                1|
                                                     1|
                                                          8|
+------
```

### == HW Interfaces

\_\_\_\_\_\_

## \* AP\_FIFO

| Interface                                         | +<br>  Direction                        | ++<br>  Data Width                 |
|---------------------------------------------------|-----------------------------------------|------------------------------------|
| s_fadc_hits s_ring_all_t s_ring_trigger s_trigger | out<br>  out<br>  out<br>  out<br>  out | 3584  <br>  512  <br>  8  <br>  64 |

### \* Other Ports

| +                               | <br>  Mode | Direction | <br>  Bitwidth | - |
|---------------------------------|------------|-----------|----------------|---|
| energy_threshold ring_threshold | —          | •         | 13  <br>  16   |   |

## \* TOP LEVEL CONTROL

| Interface | Type  | + |  |
|-----------|-------|---|--|
| :         | clock | : |  |

1 of 3 7/14/2023, 1:11 PM

|         | reset      |                                   |
|---------|------------|-----------------------------------|
| ap_ctrl | ap_ctrl_hs | ap_done ap_idle ap_ready ap_start |
|         | – –        |                                   |
|         |            |                                   |

\_\_\_\_\_ \* Top Function Arguments

| Argument                                                                          | Direction                                     | Datatype                                                                                                                                                                                                                                                                                           |
|-----------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| energy_threshold ring_threshold s_fadc_hits s_trigger s_ring_trigger s_ring_all_t | in<br>  in<br>  in<br>  out<br>  out<br>  out | ap_uint<13>   ap_uint<16>   stream <fadc_hits_t, 0="">&amp;   stream<tri>tream<trigger_t, 0="">&amp;   stream<rirg_trigger_t, 0="">&amp;   stream<rirg_trigger_t, 0="">&amp;   stream<rirg_all_t, 0="">&amp;  </rirg_all_t,></rirg_trigger_t,></rirg_trigger_t,></trigger_t,></tri></fadc_hits_t,> |

# \* SW-to-HW Mapping

| Argument                                                                                                                                                                      | - | L                                                            | L                                                                  | L L                                                   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------|
| <pre>ring_threshold   ring_threshold   port   s_fadc_hits   s_fadc_hits   interface   s_trigger   s_trigger   interface   s_ring_trigger   s_ring_trigger   interface  </pre> |   | Argument                                                     | HW Interface                                                       | HW Type                                               |
|                                                                                                                                                                               |   | ring_threshold<br>s_fadc_hits<br>s_trigger<br>s_ring_trigger | ring_threshold<br>  s_fadc_hits<br>  s_trigger<br>  s_ring_trigger | port<br>  interface  <br>  interface  <br>  interface |

## == Bind Op Report

| Name                                                                            | DSP             | Pragma    | +<br>  Variable          | +<br>  Op           | +<br>  Impl            | Latency    |
|---------------------------------------------------------------------------------|-----------------|-----------|--------------------------|---------------------|------------------------|------------|
| + moller_hls<br>  + moller_hls_Pipeline_VITIS_LOOP_71_4<br>  add_ln71_fu_755_p2 | 0<br>  0<br>  - | <br> <br> | <br> <br> <br>  add ln71 | <br> <br> <br>  add | <br> <br> <br>  fabric |            |
| allr_e_8_fu_960_p2<br>  allr_nhits_8_fu_998_p2                                  | -<br>-          |           | allr_e_8<br>allr_nhits_8 | add<br>add          | fabric<br>  fabric     | 0  <br>  0 |
| + moller_hls_Pipeline_VITIS_LOOP_133_1<br>  add_ln133_fu_137_p2                 | 0<br>  -        |           | <br>  add_ln133          | <br>  add           | <br>  fabric           |            |

## == Bind Storage Report

\_\_\_\_\_

| ±                                     | <del>-</del> |      |        | <b>-</b>             | L       |          |
|---------------------------------------|--------------|------|--------|----------------------|---------|----------|
| +<br>  Name<br>Latency                | BRAM         | URAM | Pragma | Variable             | Storage | Impl     |
| +<br>  + moller_hls                   | 4            | 0    | I      | <br>                 |         |          |
| arr_event_e_U                         | 1            | -    |        | arr_event_e          | ram_t2p | auto   1 |
| arr_event_t_U                         | -            | -    |        | arr_event_t          | ram_t2p | auto   1 |
| fadc_hits_pre_e_U                     | 1            | -    |        | fadc_hits_pre_e      | ram_t2p | auto   1 |
| fadc_hits_pre_t_U                     | -            | -    |        | fadc_hits_pre_t      | ram_t2p | auto   1 |
| + moller_hls_Pipeline_VITIS_LOOP_71_4 | 2            | 0    |        | I                    | 1       | 1        |
| arr_chan_map_DET_ID_U                 | -            | -    |        | arr_chan_map_DET_ID  | rom_1p  | auto   1 |
| <br>  arr_chan_map_SEG_NUM_U          | 1            | -    |        | arr_chan_map_SEG_NUM | rom_1p  | auto   1 |

7/14/2023, 1:11 PM 2 of 3

|                                      | arr_chan_map_                                                               | _SUB_ELEMENT_U                                                                                                   | 1        |        |        |          | _SUB_ELEMENT                              |            |          | 1 |
|--------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------|--------|--------|----------|-------------------------------------------|------------|----------|---|
| +                                    |                                                                             |                                                                                                                  |          | ,      |        |          |                                           | T          | ,        |   |
| ====<br>== P                         | ========<br>ragma Report                                                    | :==========                                                                                                      |          | ====== | ====== |          |                                           |            |          |   |
|                                      | ========<br>lid Pragma Syr<br>                                              | :=======:<br>itax<br>+                                                                                           |          |        |        | -+       |                                           |            |          |   |
| <br>  Ty<br>                         |                                                                             | Options                                                                                                          | +        |        |        | Location |                                           |            |          |   |
|                                      |                                                                             | +                                                                                                                | +        |        |        |          |                                           |            |          |   |
| /mol<br>  ar<br>/mol<br>  un<br>/mol | ler_hls.cpp:52<br>ray_partition<br>ler_hls.cpp:54<br>roll<br>ler_hls.cpp:65 | dim=1 type=complete \ ! in moller_hls, time_bi   dim=1 type=complete \ ! in moller_hls, allr.r   ! in moller_hls | itmap.tr | ig   _ |        | //.      | ./Documents/V ./Documents/V ./Documents/V | itis/Large | rDataSet |   |
|                                      |                                                                             | +                                                                                                                | +        |        |        | -+       |                                           |            |          |   |

3 of 3