```
______
== Vivado RTL Synthesis Results
_____
 General Information:
            Fri Jul 14 13:14:40 -0400 2023
   * Date:
   * Version:
                 2023.1 (Build 3854077 on May 4 2023)
   * Project:
                 LargeData
   * Solution:
                 wPragmas (Vivado IP Flow Target)
   * Product family: kintex7
   * Target device: xc7k160t-fbg484-1
______
== Run Constraints & Options
+ Design Constraints & Options:
   * RTL Synthesis target clock: 10 ns
   * C-Synthesis target clock:
                           10 ns
   * C-Synthesis uncertainty:
+ RTL Synthesis Options:
   * config_export -vivado_synth_strategy:
   * config_export -vivado_synth_design_args: -directive sdx_optimization_effort_high
+ Reporting Options:
   * config_export -vivado_report_level:
   * config_export -vivado_max_timing_paths: 10
== RTL Synthesis Resource Summary
______
             4556
LUT:
             4215
DSP:
BRAM:
             5
URAM:
              0
SRL:
______
== RTL Synthesis Timing Summary
______
* Timing was met
            | Period (ns) |
| Target | 10.000
| Post-Synthesis | 5.047
== RTL Synthesis Resources
______
                                            | LUT | FF | DSP | BRAM | URAM | SRL | Pragma | Impl | Latency |
l Name
                   Source
                                            | 4556 | 4215 |
| inst
   (inst)
                                                  3704 |
                                            | 1581 |
                                                            | 1
   arr_event_e_U
                                                                                  | auto | 1
    bind_storage ram_t2p
                   | ../../../Documents/Vitis/LargerDataSet/moller_hls.cpp:55 |
arr_event_e
                                            | 521 |
  arr_event_t_U
                                                           | 1
    bind_storage ram_t2p
                                                                                  | auto | 1
arr_event_t
                   | ../../../Documents/Vitis/LargerDataSet/moller_hls.cpp:55 |
   fadc_hits_pre_e_U
                                            | 1494 |
    bind_storage ram_t2p
                                                                                  | auto | 1
fadc_hits_pre_e
   fadc_hits_pre_t_U
                                            643
    bind_storage ram_t2p
                                                                                  | auto | 1
fadc_hits_pre_t
   grp_moller_hls_Pipeline_VITIS_LOOP_133_1_fu_7515
                                            | 20
                                                 | 14
```

1 of 3 7/14/2023, 1:17 PM

| (grp_moller_hls_Pipeline_VITIS_LOOP_133_1_fu_7515) | I   | <br>  12   | I  | I  | I  | ı  | 1  | I    | I | 1  |
|----------------------------------------------------|-----|------------|----|----|----|----|----|------|---|----|
| grp_moller_hls_Pipeline_VITIS_LOOP_71_4_fu_7469    | 274 | l<br>  497 | 1  | 1  | 1  | 1  | 1  | 1    | 1 | 1  |
| grp_moller_hls_Pipeline_VITIS_LOOP_71_4_fu_7469)   | 248 | <br>  489  | 1  | 1  | 1  | 1  | 1  | 1    | 1 | 1  |
| arr_chan_map_DET_ID_U                              | 3   | <br>       | 1  | 1  | 1  | I  | 1  | 1    | I | 1  |
| <br>  bind_storage rom_1p<br>arr_chan_map_DET_ID   | I   | 1          | 1  | 1  | 1  | 1  | 1  | auto | 1 | 1  |
| arr_chan_map_SUB_ELEMENT_U                         | 3   | 3<br>      | I  | I  | 1  | I  | 1  | I    | 1 | I  |
| bind_storage rom_1p<br>arr chan map SUB ELEMENT    | l   | <b>'</b>   | 1  | I  | 1  |    | 1  | auto | 1 | 1  |
| flow_control_loop_pipe_sequential_init_U<br>       | 20  | 2          | I  | 1  | 1  | I  | 1  | 1    | I | 1  |
| +                                                  | -+  | +          | -+ | -+ | -+ | -+ | -+ | -+   | + | -+ |

-------

## == RTL Synthesis Fail Fast

## == RIL Synthesis Fail Fast

| <b></b>                                                                                              | +         | <b></b>  | +         |
|------------------------------------------------------------------------------------------------------|-----------|----------|-----------|
| Criteria                                                                                             | Guideline | Actual   | Status    |
|                                                                                                      | +         | +        | +         |
| LUT                                                                                                  | 70%       | 4.49%    | OK        |
| FD                                                                                                   | 50%       | 2.08%    | OK        |
| LUTRAM+SRL                                                                                           | 25%       | 0.00%    | OK        |
| MUXF7                                                                                                | 15%       | 0.10%    | ОК        |
| DSP                                                                                                  | 80%       | 0.00%    | і ок      |
| RAMB/FIFO                                                                                            | 80%       | 0.77%    | і ок      |
| DSP+RAMB+URAM (Avg)                                                                                  | 70%       | 0.77%    | і ок      |
| BUFGCE* + BUFGCTRL                                                                                   | 24        | 0        | і ок      |
| DONT TOUCH (cells/nets)                                                                              | i ø       | 0        | і ок      |
| MARK DEBUG (nets)                                                                                    | i ø       | 0        | і ок      |
| Control Sets                                                                                         | 1901      | 14       | і ок      |
| Average Fanout for modules > 100k cells                                                              | 4         | 0        | і ок      |
| Non-FD high fanout nets > 10k loads                                                                  | j 0       | 0        | ј ок      |
| TIMING-6 (No common primary clock between related clocks)                                            | +<br>  0  | +<br>  0 | +<br>I ок |
| TIMING-7 (No common node between related clocks)                                                     | 0<br>  0  | 1 0      | l ok      |
| TIMING-8 (No common period between related clocks)                                                   | i         | l 0      | l ok      |
| TIMING-14 (LUT on the clock tree)                                                                    | 0<br>  0  | 1 0      | l ok      |
| TIMING-35 (No common node in paths with the same clock)                                              | 0         | 0        | OK OK     |
| Number of paths above may LUT budgeting (A E7Ens)                                                    | +<br>  0  | +<br>  0 | +<br>I ок |
| Number of paths above max LUT budgeting (0.575ns)  Number of paths above max Net budgeting (0.403ns) | 0         | 0        | OK<br>OK  |

-----

## == RTL Synthesis Timing Paths

-----

| Timing w | as met |
|----------|--------|
|----------|--------|

| - | <b></b>                    |                                                     | -+                              | +            | +          |                |
|---|----------------------------|-----------------------------------------------------|---------------------------------|--------------|------------|----------------|
| - | -<br><br>  Path            | ++<br>STARTPOINT PIN<br>  DATAPATH NET              | ENDPOINT PIN                    | LOGIC LEVELS | MAX FANOUT | DATAPATH DELAY |
| _ |                            | DELAY                                               | +                               | +            | <br>+      |                |
| - |                            | ++<br>fadc_hits_t_207_reg_14918_reg[2]/C<br>  3.655 | arr_event_e_U/ram_reg/DIBDI[0]  | 6            | 15         | 4.354          |
|   | Path2   4.953  <br>0.699   | fadc_hits_t_207_reg_14918_reg[2]/C<br>  3.655       | arr_event_e_U/ram_reg/DIBDI[10] | 6            | 15         | 4.354          |
|   | Path3   4.953  <br>  0.699 | fadc_hits_t_207_reg_14918_reg[2]/C                  | arr_event_e_U/ram_reg/DIBDI[11] | 6            | 15         | 4.354          |
|   | Path4   4.953  <br>  0.699 | fadc_hits_t_207_reg_14918_reg[2]/C                  | arr_event_e_U/ram_reg/DIBDI[12] | 6            | 15         | 4.354          |
|   | Path5   4.953  <br>  0.699 | fadc_hits_t_207_reg_14918_reg[2]/C<br>  3.655       | arr_event_e_U/ram_reg/DIBDI[1]  | [ 6          | 15         | 4.354          |
| - |                            |                                                     | -+                              | +            | +          |                |

<u>+----</u>

| +<br>  Primitive Type                                                  |
|------------------------------------------------------------------------|
| <br>  FLOP_LATCH.flop.FDRE  <br>  LUT.others.LUT6<br>  LUT.others.LUT5 |

2 of 3 7/14/2023, 1:17 PM

| arr_event_e_U/ram_reg_i_727<br>  arr_event_e_U/ram_reg_i_353<br>  arr_event_e_U/ram_reg_i_144<br>  fadc_hits_pre_e_U/ram_reg_i_43<br>  arr_event_e_U/ram_reg                                                                                                           | LUT.others.LUT6  <br>LUT.others.LUT5  <br>LUT.others.LUT6  <br>LUT.others.LUT6  <br>BMEM.bram.RAMB18E1                                                                                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| +                                                                                                                                                                                                                                                                      | ++<br>  Primitive Type                                                                                                                                                                  |
| fadc_hits_t_207_reg_14918_reg[2]<br>  arr_event_e_U/ram_reg_i_1914<br>  arr_event_e_U/ram_reg_i_1473<br>  arr_event_e_U/ram_reg_i_727<br>  arr_event_e_U/ram_reg_i_353<br>  arr_event_e_U/ram_reg_i_144<br>  fadc_hits_pre_e_U/ram_reg_i_33<br>  arr_event_e_U/ram_reg | FLOP_LATCH.flop.FDRE   LUT.others.LUT6   LUT.others.LUT5   LUT.others.LUT6   LUT.others.LUT5   LUT.others.LUT6   LUT.others.LUT6   LUT.others.LUT6   BMEM.bram.RAMB18E1                 |
| Path3 Cells                                                                                                                                                                                                                                                            | +<br>  Primitive Type                                                                                                                                                                   |
| fadc_hits_t_207_reg_14918_reg[2] arr_event_e_U/ram_reg_i_1914 arr_event_e_U/ram_reg_i_1473 arr_event_e_U/ram_reg_i_727 arr_event_e_U/ram_reg_i_353 arr_event_e_U/ram_reg_i_144 fadc_hits_pre_e_U/ram_reg_i_32 arr_event_e_U/ram_reg                                    | FLOP_LATCH.flop.FDRE     LUT.others.LUT6     LUT.others.LUT5     LUT.others.LUT6     LUT.others.LUT5     LUT.others.LUT6     LUT.others.LUT6     LUT.others.LUT6     BMEM.bram.RAMB18E1 |
| +                                                                                                                                                                                                                                                                      | ++<br>  Primitive Type                                                                                                                                                                  |
| fadc_hits_t_207_reg_14918_reg[2]<br>  arr_event_e_U/ram_reg_i_1914<br>  arr_event_e_U/ram_reg_i_1473<br>  arr_event_e_U/ram_reg_i_727<br>  arr_event_e_U/ram_reg_i_353<br>  arr_event_e_U/ram_reg_i_144<br>  fadc_hits_pre_e_U/ram_reg_i_31<br>  arr_event_e_U/ram_reg | FLOP_LATCH.flop.FDRE     LUT.others.LUT6     LUT.others.LUT5     LUT.others.LUT5     LUT.others.LUT5     LUT.others.LUT6     LUT.others.LUT6     LUT.others.LUT6     BMEM.bram.RAMB18E1 |
| + <br>  Path5 Cells                                                                                                                                                                                                                                                    | ++<br>  Primitive Type                                                                                                                                                                  |
| fadc_hits_t_207_reg_14918_reg[2] arr_event_e_U/ram_reg_i_1914 arr_event_e_U/ram_reg_i_1473 arr_event_e_U/ram_reg_i_727 arr_event_e_U/ram_reg_i_353 arr_event_e_U/ram_reg_i_144 fadc_hits_pre_e_U/ram_reg_i_42 arr_event_e_U/ram_reg                                    | FLOP_LATCH.flop.FDRE   LUT.others.LUT6   LUT.others.LUT5   LUT.others.LUT6   LUT.others.LUT5   LUT.others.LUT6   LUT.others.LUT6   LUT.others.LUT6   BMEM.bram.RAMB18E1                 |

\_\_\_\_\_\_ -----

## == RTL Synthesis Vivado Reports

| Report Type                                                                                                | Report Location                                                                                                                                                                                                                                                                                                                                    |
|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| design_analysis<br>  failfast<br>  timing<br>  timing_paths<br>  utilization<br>  utilization_hierarchical | <pre>impl/verilog/report/moller_hls_design_analysis_synth.rpt impl/verilog/report/moller_hls_failfast_synth.rpt impl/verilog/report/moller_hls_timing_synth.rpt impl/verilog/report/moller_hls_timing_paths_synth.rpt impl/verilog/report/moller_hls_utilization_synth.rpt impl/verilog/report/moller_hls_utilization_hierarchical_synth.rpt</pre> |

7/14/2023, 1:17 PM 3 of 3