```
______
== Vivado RTL Synthesis Results
_____
 General Information:
            Fri Jul 14 12:23:46 -0400 2023
   * Date:
   * Version:
                 2023.1 (Build 3854077 on May 4 2023)
   * Project:
                 LargeData
   * Solution:
                 wPragmas (Vivado IP Flow Target)
   * Product family: kintex7
   * Target device: xc7k160t-fbg484-1
______
== Run Constraints & Options
+ Design Constraints & Options:
   * RTL Synthesis target clock: 10 ns
   * C-Synthesis target clock:
                           10 ns
   * C-Synthesis uncertainty:
+ RTL Synthesis Options:
   * config_export -vivado_synth_strategy:
   * config_export -vivado_synth_design_args: -directive sdx_optimization_effort_high
+ Reporting Options:
   * config_export -vivado_report_level:
   * config_export -vivado_max_timing_paths: 10
== RTL Synthesis Resource Summary
______
             4556
LUT:
             4215
DSP:
BRAM:
             5
URAM:
              0
SRL:
______
== RTL Synthesis Timing Summary
______
* Timing was met
            | Period (ns) |
| Target | 10.000
| Post-Synthesis | 5.047
== RTL Synthesis Resources
______
                                            | LUT | FF | DSP | BRAM | URAM | SRL | Pragma | Impl | Latency |
l Name
                   Source
                                            | 4556 | 4215 |
| inst
   (inst)
                                                  3704 |
                                            | 1581 |
                                                            | 1
   arr_event_e_U
                                                                                  | auto | 1
    bind_storage ram_t2p
                   | ../../../Documents/Vitis/LargerDataSet/moller_hls.cpp:55 |
arr_event_e
                                            | 521 |
  arr_event_t_U
                                                           | 1
    bind_storage ram_t2p
                                                                                  | auto | 1
arr_event_t
                   | ../../../Documents/Vitis/LargerDataSet/moller_hls.cpp:55 |
   fadc_hits_pre_e_U
                                            | 1494 |
    bind_storage ram_t2p
                                                                                  | auto | 1
fadc_hits_pre_e
   fadc_hits_pre_t_U
                                            643
    bind_storage ram_t2p
                                                                                  | auto | 1
fadc_hits_pre_t
   grp_moller_hls_Pipeline_VITIS_LOOP_133_1_fu_7515
                                            | 20
                                                 | 14
```

1 of 3 7/14/2023, 12:24 PM

|              | (grp_moller_hls_Pipeline_VITIS_LOOP_133_1_fu_7515)         | 1   | 12  | I  | [  | I   | I  | 1  | I    | I | I |
|--------------|------------------------------------------------------------|-----|-----|----|----|-----|----|----|------|---|---|
|              | <pre>grp_moller_hls_Pipeline_VITIS_LOOP_71_4_fu_7469</pre> | 274 | 497 | 1  | 1  | 1   | 1  | 1  | 1    |   | 1 |
|              | (grp_moller_hls_Pipeline_VITIS_LOOP_71_4_fu_7469)          | 248 | 489 | 1  | 1  | 1   | 1  | 1  | 1    |   | 1 |
|              | arr_chan_map_DET_ID_U                                      | 3   | 3   | 1  | 1  | 1   | 1  | 1  | 1    |   | 1 |
| <br> <br>arr | bind_storage rom_1p<br>chan map DET ID                     |     | 1   | I  | I  | 1   | I  | 1  | auto | 1 | 1 |
|              | arr_chan_map_SUB_ELEMENT_U                                 | 3   | 3   | I  | 1  | 1 ' | I  | 1  | 1    |   | I |
| <br>arr      | <pre>bind_storage rom_1p chan map SUB ELEMENT  </pre>      |     | 1   | I  | 1  | 1   | 1  | 1  | auto | 1 | I |
| Ï            | flow_control_loop_pipe_sequential_init_U                   | 20  | 2   | I  | I  | 1   | I  | 1  | I    | I | I |
| +            |                                                            | +   | -+  | -+ | -+ | -+  | -+ | -+ | -+   | + | + |

## == RTL Synthesis Fail Fast -----

| +                                                         | +         | <b></b> | +      |
|-----------------------------------------------------------|-----------|---------|--------|
| Criteria                                                  | Guideline | Actual  | Status |
| LUT                                                       | 70%       | 4.49%   | ок     |
| FD                                                        | 50%       | 2.08%   | ОК     |
| LUTRAM+SRL                                                | 25%       | 0.00%   | OK     |
| MUXF7                                                     | 15%       | 0.10%   | OK     |
| DSP                                                       | 80%       | 0.00%   | OK     |
| RAMB/FIFO                                                 | 80%       | 0.77%   | OK     |
| DSP+RAMB+URAM (Avg)                                       | 70%       | 0.77%   | OK     |
| BUFGCE* + BUFGCTRL                                        | 24        | 0       | OK     |
| DONT_TOUCH (cells/nets)                                   | 0         | 0       | OK     |
| MARK_DEBUG (nets)                                         | 0         | 0       | OK     |
| Control Sets                                              | 1901      | 14      | l ok   |
| Average Fanout for modules > 100k cells                   | 4         | 0       | OK     |
| Non-FD high fanout nets > 10k loads                       | 0         | 0       | OK     |
| TIMING ( /No common primary alask between polated alasks) | +         | +<br>l  | +      |
| TIMING-6 (No common primary clock between related clocks) | 0         | 0       | OK     |
| TIMING-7 (No common node between related clocks)          | 0         | 0       | OK     |
| TIMING-8 (No common period between related clocks)        | 0         | 0       | OK     |
| TIMING-14 (LUT on the clock tree)                         | 0         | 0       | OK     |
| TIMING-35 (No common node in paths with the same clock)   | 0         | 0       | OK     |
| Number of paths above max LUT budgeting (0.575ns)         | <br>  0   | <br>  0 | I ок   |
| Number of paths above max Net budgeting (0.403ns)         | 0         | 0       | ОК     |
| +                                                         | +         | +       | +      |

\_\_\_\_\_

## == RTL Synthesis Timing Paths

| Timing | was | met |
|--------|-----|-----|
|--------|-----|-----|

| _ | L             |                  |                                                         | <b>.</b>                        | A            |            |                |
|---|---------------|------------------|---------------------------------------------------------|---------------------------------|--------------|------------|----------------|
| - | Path   S      | SLACK            | +<br>STARTPOINT PIN<br>  DATAPATH NET                   | ENDPOINT PIN                    | LOGIC LEVELS | MAX FANOUT | DATAPATH DELAY |
| _ | <br>          | DELAY            | DELAY                                                   |                                 | ļ            | <u> </u>   | L              |
|   | Path1   4     | 4.953  <br>0.699 | ++<br>fadc_hits_t_207_reg_14918_reg[2]/C<br>  3.655     | arr_event_e_U/ram_reg/DIBDI[0]  | 6            | 15         | 4.354          |
|   | Path2         | 4.953  <br>0.699 | <pre>fadc_hits_t_207_reg_14918_reg[2]/C   3.655  </pre> | arr_event_e_U/ram_reg/DIBDI[10] | 6            | 15         | 4.354          |
|   | Path3   4<br> | 4.953  <br>0.699 | fadc_hits_t_207_reg_14918_reg[2]/C                      | arr_event_e_U/ram_reg/DIBDI[11] | 6            | 15         | 4.354          |
|   | <br>  Path4   | 4.953  <br>0.699 | fadc_hits_t_207_reg_14918_reg[2]/C                      | arr_event_e_U/ram_reg/DIBDI[12] | 6            | 15         | 4.354          |
|   | Path5   4<br> | 4.953  <br>0.699 | fadc_hits_t_207_reg_14918_reg[2]/C<br>  3.655           | arr_event_e_U/ram_reg/DIBDI[1]  | 6            | 15         | 4.354          |
|   |               |                  |                                                         |                                 |              |            |                |

| +<br>  Primitive Type                                                  |
|------------------------------------------------------------------------|
| <br>  FLOP_LATCH.flop.FDRE  <br>  LUT.others.LUT6<br>  LUT.others.LUT5 |

7/14/2023, 12:24 PM 2 of 3

| arr_event_e_U/ram_reg_i_727 arr_event_e_U/ram_reg_i_353 arr_event_e_U/ram_reg_i_144 fadc_hits_pre_e_U/ram_reg_i_43 arr_event_e_U/ram_reg                                                                                                                               | LUT.others.LUT6   LUT.others.LUT5   LUT.others.LUT6   LUT.others.LUT6   BMEM.bram.RAMB18E1                                                                                                                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Path2 Cells                                                                                                                                                                                                                                                            | ++<br>  Primitive Type                                                                                                                                                                                      |
| fadc_hits_t_207_reg_14918_reg[2]<br>  arr_event_e_U/ram_reg_i_1914<br>  arr_event_e_U/ram_reg_i_1473<br>  arr_event_e_U/ram_reg_i_727<br>  arr_event_e_U/ram_reg_i_353<br>  arr_event_e_U/ram_reg_i_144<br>  fadc_hits_pre_e_U/ram_reg_i_33<br>  arr_event_e_U/ram_reg | FLOP_LATCH.flop.FDRE     LUT.others.LUT6     LUT.others.LUT5     LUT.others.LUT6     LUT.others.LUT5     LUT.others.LUT6     LUT.others.LUT6     LUT.others.LUT6     LUT.others.LUT6     BMEM.bram.RAMB18E1 |
| Path3 Cells                                                                                                                                                                                                                                                            | +<br>  Primitive Type                                                                                                                                                                                       |
| fadc_hits_t_207_reg_14918_reg[2]<br>  arr_event_e_U/ram_reg_i_1914<br>  arr_event_e_U/ram_reg_i_1473<br>  arr_event_e_U/ram_reg_i_727<br>  arr_event_e_U/ram_reg_i_353<br>  arr_event_e_U/ram_reg_i_144<br>  fadc_hits_pre_e_U/ram_reg_i_32<br>  arr_event_e_U/ram_reg | FLOP_LATCH.flop.FDRE   LUT.others.LUT6   LUT.others.LUT5   LUT.others.LUT6   LUT.others.LUT5   LUT.others.LUT6   LUT.others.LUT6   LUT.others.LUT6   BMEM.bram.RAMB18E1                                     |
| +                                                                                                                                                                                                                                                                      | ++                                                                                                                                                                                                          |
| Path4 Cells                                                                                                                                                                                                                                                            | Primitive Type                                                                                                                                                                                              |
| <pre>fadc_hits_t_207_reg_14918_reg[2] arr_event_e_U/ram_reg_i_1914 arr_event_e_U/ram_reg_i_1473 arr_event_e_U/ram_reg_i_727 arr_event_e_U/ram_reg_i_353 arr_event_e_U/ram_reg_i_144 fadc_hits_pre_e_U/ram_reg_i_31 arr_event_e_U/ram_reg</pre>                         | FLOP_LATCH.flop.FDRE   LUT.others.LUT6   LUT.others.LUT5   LUT.others.LUT6   LUT.others.LUT5   LUT.others.LUT6   LUT.others.LUT6   LUT.others.LUT6   BMEM.bram.RAMB18E1                                     |
| Path5 Cells                                                                                                                                                                                                                                                            | Primitive Type                                                                                                                                                                                              |
| fadc_hits_t_207_reg_14918_reg[2]<br>  arr_event_e_U/ram_reg_i_1914<br>  arr_event_e_U/ram_reg_i_1473<br>  arr_event_e_U/ram_reg_i_727<br>  arr_event_e_U/ram_reg_i_353<br>  arr_event_e_U/ram_reg_i_144<br>  fadc_hits_pre_e_U/ram_reg_i_42<br>  arr_event_e_U/ram_reg | FLOP_LATCH.flop.FDRE  <br>LUT.others.LUT6  <br>LUT.others.LUT5  <br>LUT.others.LUT6  <br>LUT.others.LUT5  <br>LUT.others.LUT6  <br>LUT.others.LUT6  <br>LUT.others.LUT6  <br>BMEM.bram.RAMB18E1             |

\_\_\_\_\_\_ -----

## == RTL Synthesis Vivado Reports

| Report Type                                                                                                | Report Location                                                                                                                                                                                                                                                                                                                                    |
|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| design_analysis<br>  failfast<br>  timing<br>  timing_paths<br>  utilization<br>  utilization_hierarchical | <pre>impl/verilog/report/moller_hls_design_analysis_synth.rpt impl/verilog/report/moller_hls_failfast_synth.rpt impl/verilog/report/moller_hls_timing_synth.rpt impl/verilog/report/moller_hls_timing_paths_synth.rpt impl/verilog/report/moller_hls_utilization_synth.rpt impl/verilog/report/moller_hls_utilization_hierarchical_synth.rpt</pre> |

7/14/2023, 12:24 PM 3 of 3