\_\_\_\_\_\_

== Synthesis Summary Report of 'moller\_hls'

\_\_\_\_\_\_

+ General Information:

\* Date: Fri Jul 14 11:28:54 2023

\* Version: 2023.1 (Build 3854077 on May 4 2023)

\* Project: LargeData

\* Solution: wPragmas (Vivado IP Flow Target)

\* Product family: kintex7

\* Target device: xc7k160t-fbg484-1

## + Performance & Resource Estimates:

PS: '+' for module; 'o' for loop; '\*' for dataflow

```
+------
                       | Issue|
                              | Latency | Latency | Iteration|
          Modules
           & Loops
Pipelined| BRAM | DSP| FF | LUT | URAM|
+------
  |+ moller_hls
                           - | 0.18 | 354 | 3.540e+03 |
                                                -|
                                                   355
                                                         -|
no| 4 (~0%)| -| 4230 (2%)| 11221 (11%)|
  | + make event
                           -| 6.45|
                                   0
                                        0.000
                                                -|
                                                         - |
                31 (~0%)|
  -| -|
                                        0.000|
                                                - | 0|
                                                         -|
                           -| 6.45|
                                  0|
  + make_event
  - | - |
             -| 31 (~0%)|
  + moller_hls_Pipeline_VITIS_LOOP_71_4
                           - | 0.18|
                                  227| 2.270e+03|
                                                - | 227 | - |
no| 2 (~0%)| -| 500 (~0%)| 1269 (1%)|
                                   225| 2.250e+03|
  o VITIS_LOOP_71_4
                           -| 7.30|
                                                3 |
                                                    1 224
yes|
    -| -|
                         -|
  | + moller_hls_Pipeline_VITIS_LOOP_133_1 |
                           -| 4.06|
                                   10 100.000
                                                -|
                                                    10|
                                                         - [
   -| -| 14 (~0%)| 115 (~0%)|
  o VITIS_LOOP_133_1
                           - | 7.30
                                   8|
                                       80.000
                                                1|
                                                     1|
                                                         8|
+------
```

### == HW Interfaces

\_\_\_\_\_\_

## \* AP\_FIFO

| Interface                                         | +<br>  Direction                        | ++<br>  Data Width                 |
|---------------------------------------------------|-----------------------------------------|------------------------------------|
| s_fadc_hits s_ring_all_t s_ring_trigger s_trigger | out<br>  out<br>  out<br>  out<br>  out | 3584  <br>  512  <br>  8  <br>  64 |

#### \* Other Ports

| +                               | <br>  Mode | Direction | <br>  Bitwidth | - |
|---------------------------------|------------|-----------|----------------|---|
| energy_threshold ring_threshold | —          | •         | 13  <br>  16   |   |

## \* TOP LEVEL CONTROL

| Interface | Type | Ports |  |
|-----------|------|-------|--|
| ap_clk    | •    | ·     |  |

1 of 3 7/14/2023, 11:31 AM

|         | reset      |                                                |
|---------|------------|------------------------------------------------|
| ap_ctrl | ap_ctrl_hs | <pre>ap_done ap_idle ap_ready ap_start  </pre> |
| —       |            |                                                |
| •       |            | ·                                              |

-----

## == SW I/O Information

\* Ton Eunction Anguments

# \* Top Function Arguments

| +                                                                                 | L                                             | <b>-</b> +                                                                                                                                                                                                                                                                                                              |
|-----------------------------------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Argument                                                                          | Direction                                     | Datatype                                                                                                                                                                                                                                                                                                                |
| energy_threshold ring_threshold s_fadc_hits s_trigger s_ring_trigger s_ring_all_t | in<br>  in<br>  in<br>  out<br>  out<br>  out | <pre>  ap_uint&lt;13&gt;     ap_uint&lt;16&gt;     stream<fadc_hits_t, 0="">&amp;     stream<trigger_t, 0="">&amp;     stream<trigger_t, 0="">&amp;     stream<ring_trigger_t, 0="">&amp;     stream<ring_all_t, 0="">&amp;       stream</ring_all_t,></ring_trigger_t,></trigger_t,></trigger_t,></fadc_hits_t,></pre> |

# \* SW-to-HW Mapping

| Argument                                                                                                                                                                      | <b>44</b>                                                       | L                                                            | L <b>L</b>                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------|
| <pre>ring_threshold   ring_threshold   port   s_fadc_hits   s_fadc_hits   interface   s_trigger   s_trigger   interface   s_ring_trigger   s_ring_trigger   interface  </pre> | Argument                                                        | HW Interface                                                 | HW Type                                               |
|                                                                                                                                                                               | ring_threshold     s_fadc_hits     s_trigger     s_ring_trigger | ring_threshold<br>s_fadc_hits<br>s_trigger<br>s_ring_trigger | port<br>  interface  <br>  interface  <br>  interface |

\_\_\_\_\_

### == Bind Op Report

\_\_\_\_\_\_

| Name                                                                                                                                                                                                     | +<br>  DSP                                  | Pragma                   | Variable                                                                | Op                                   | +<br>  Impl                                                | Latency                        | + |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------|-------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------|--------------------------------|---|
| + moller_hls<br>  + moller_hls_Pipeline_VITIS_LOOP_71_4<br>  add_ln71_fu_755_p2<br>  allr_e_8_fu_960_p2<br>  allr_nhits_8_fu_998_p2<br>  + moller_hls_Pipeline_VITIS_LOOP_133_1<br>  add_ln133_fu_137_p2 | 0<br>  0<br>  -<br>  -<br>  -<br>  0<br>  - | <br> <br> <br> <br> <br> | <br> <br>  add_ln71<br>  allr_e_8<br>  allr_nhits_8<br> <br>  add_ln133 | <br> <br>  add<br>  add<br>  add<br> | <br> <br>  fabric<br>  fabric<br>  fabric<br> <br>  fabric | <br> <br>  0<br>  0<br>  0<br> | + |

\_\_\_\_\_

### == Bind Storage Report

-----

|   | •                                     |      |   |   | 1                    |         |          |   |
|---|---------------------------------------|------|---|---|----------------------|---------|----------|---|
|   | +<br>  Name<br>_atency                | BRAM |   |   | Variable             | Storage |          |   |
| - | <br>+<br>  + moller_hls               | _    | 0 |   | +<br>                |         |          | • |
|   | arr_event_e_U                         | 1    | - | 1 | arr_event_e          | ram_t2p | auto   1 |   |
|   | arr_event_t_U                         | -    | - |   | arr_event_t          | ram_t2p | auto   1 |   |
|   | fadc_hits_pre_e_U                     | 1    | - |   | fadc_hits_pre_e      | ram_t2p | auto   1 |   |
|   | fadc_hits_pre_t_U                     | -    | - |   | fadc_hits_pre_t      | ram_t2p | auto   1 |   |
|   | + moller_hls_Pipeline_VITIS_LOOP_71_4 | 2    | 0 | 1 | 1                    | 1       | l I      |   |
|   | arr_chan_map_DET_ID_U                 | -    | - | 1 | arr_chan_map_DET_ID  | rom_1p  | auto   1 |   |
|   | <br>  arr_chan_map_SEG_NUM_U          | 1    | - | 1 | arr_chan_map_SEG_NUM | rom_1p  | auto   1 |   |

2 of 3 7/14/2023, 11:31 AM

| i                                                          | SUB_ELEMENT_U                                                                                          |                           |               |            | arr_chan_map | <br>       |           | 1 |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|---------------------------|---------------|------------|--------------|------------|-----------|---|
| +                                                          |                                                                                                        | •                         |               | ,,         |              | ,          | ,         |   |
| === Pragma Report                                          |                                                                                                        |                           | =====         | ======     |              |            |           |   |
| * Valid Pragma Syn                                         | ======================================                                                                 |                           |               |            | -+           | <br>       |           |   |
| Type                                                       | Options                                                                                                | +                         |               |            | Location     | <br>       |           |   |
| array_partition<br>/moller_hls.cpp:52<br>  array_partition | dim=1 type=complete v in moller_hls, time_bi dim=1 type=complete v in moller_hls, allr.r in moller_hls | +<br>variable<br>itmap.tr | =time_b<br>ig | itmap.trig | //.          | itis/Large | erDataSet |   |

3 of 3