## Contents

| 1         | Basic Test Results | 2  |
|-----------|--------------------|----|
| 2         | README             | 3  |
| 3         | And.hdl            | 4  |
| 4         | And16.hdl          | 5  |
| 5         | DMux.hdl           | 6  |
| 6         | DMux4Way.hdl       | 7  |
| 7         | DMux8Way.hdl       | 8  |
| 8         | Mux.hdl            | 9  |
| 9         | Mux16.hdl          | 10 |
| 10        | Mux4Way16.hdl      | 11 |
| 11        | Mux8Way16.hdl      | 12 |
| <b>12</b> | Not.hdl            | 13 |
| 13        | Not16.hdl          | 14 |
| 14        | Or.hdl             | 15 |
| <b>15</b> | Or16.hdl           | 16 |
| <b>16</b> | Or8Way.hdl         | 17 |
| <b>17</b> | Xor.hdl            | 18 |

### 1 Basic Test Results

#### 2 README

```
1
     muaz.abdeen
     Muaz Abdeen, ID 300575297, muaz.abdeen@mail.huji.ac.il
 4
                                     Project 1 - Boolean Logic
 6
 8
 9
     Submitted Files
11
     (O) README
                            - This file.
12

    And logic gate implementation.
    And16 logic gate implementatio
    DMux logic gate implementation.

     (1) And.hdl
     (2) And16.hdl
(3) DMux.hdl
                               - And16 logic gate implementation.
14
15
     (4) DMux4Way.hdl - DMux4Way logic gate implementation.
16
     (5) DMux8Way.hdl
(6) Mux.hdl
                              - DMux8Way logic gate implementation.
17
                             - Mux logic gate implementation.
18
                            - Mux4Way16 logic gate implementation.
- Mux8Way16 logic gate implementation.
     (7) Mux4Way16.hdl
19
     (8) Mux8Way16.hdl
20
     21
                                - Mux16 logic gate implementation.
22
                             - Not16 logic gate implementation.
23
24
    (13) Or8Way.hdl - Or8Way logic gate implementation.
(14) Or16.hdl - Or16 logic gate implementation.
(15) Yor.hdl - Yor logic gate implementation.
25
26
27
     (15) Xor.hdl
                             - Xor logic gate implementation.
28
29
30
    Remarks
    -----
31
    * ...
```

### 3 And.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
// by Nisan and Schocken, MIT Press.
// File name: projects/01/And.hdl
 6
        * And gate:
        * out = 1 if (a == 1 and b == 1)
 8
                   0 otherwise
 9
10
11
      CHIP And {
12
            IN a, b;
            OUT out;
14
15
16
            PARTS:
            Nand(a=a ,b=b, out=res);
17
            Not(in=res , out=out);
18
19
```

#### 4 And16.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
     // by Nisan and Schocken, MIT Press.
      // File name: projects/01/And16.hdl
       * 16-bit bitwise And:
 8
       * for i = 0..15: out[i] = (a[i] and b[i])
 9
10
      CHIP And16 {
11
            IN a[16], b[16];
12
13
            OUT out[16];
14
           PARTS:
15
            And(a=a[0],b=b[0],out=out[0]);
16
           And(a=a[1] ,b=b[1] ,out=out[1]);
And(a=a[2] ,b=b[2] ,out=out[2]);
17
18
            And(a=a[3] ,b=b[3] ,out=out[3]);
19
            And(a=a[4] ,b=b[4] ,out=out[4]);
And(a=a[5] ,b=b[5] ,out=out[5]);
20
21
            And(a=a[6] ,b=b[6] ,out=out[6]);
22
            And(a=a[7] ,b=b[7] ,out=out[7]);
23
           And(a=a[8] ,b=b[8] ,out=out[8]);
And(a=a[9] ,b=b[9] ,out=out[9]);
24
25
           And(a=a[10],b=b[10],out=out[10]);
And(a=a[11],b=b[11],out=out[11]);
And(a=a[12],b=b[12],out=out[12]);
26
27
28
            And(a=a[13] ,b=b[13] ,out=out[13]);
29
           And(a=a[14],b=b[14],out=out[14]);
And(a=a[15],b=b[15],out=out[15]);
30
31
```

## 5 DMux.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
     // by Nisan and Schocken, MIT Press.
// File name: projects/01/DMux.hdl
 6
       * Demultiplexor:
       * {a, b} = {in, 0} if sel == 0

* {0, in} if sel == 1
 8
 9
10
11
      CHIP DMux {
12
           IN in, sel;
13
           OUT a, b;
14
15
16
           PARTS:
           Nand(a=in ,b=sel, out=aNandSel);
17
           And(a=in, b=aNandSel, out=a);
18
19
           Not(in=aNandSel ,out=b);
20
```

# 6 DMux4Way.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
// by Nisan and Schocken, MIT Press.
      // File name: projects/01/DMux4Way.hdl
 6
        * 4-way demultiplexor:
        * {a, b, c, d} = {in, 0, 0, 0} if sel == 00

* {0, in, 0, 0} if sel == 01
 8
 9
                                 {0, 0, in, 0} if sel == 10
{0, 0, 0, in} if sel == 11
10
11
12
13
      CHIP DMux4Way {
14
15
            IN in, sel[2];
            OUT a, b, c, d;
16
17
18
            DMux(in=in ,sel=sel[1] ,a=AB ,b=CD);
19
            DMux(in=AB ,sel=sel[0] ,a=a ,b=b);
DMux(in=CD ,sel=sel[0] ,a=c ,b=d);
20
21
22
```

# 7 DMux8Way.hdl

```
// This file is part of www.nand2tetris.org
                    // and the book "The Elements of Computing Systems"
// by Nisan and Schocken, MIT Press.
                     // File name: projects/01/DMux8Way.hdl
    6
                           * 8-way demultiplexor:
                            * {a, b, c, d, e, f, g, h} = {in, 0, 0, 0, 0, 0, 0, 0} if sel == 000
    8
                                                                                                                                                                                \{0, in, 0, 0, 0, 0, 0, 0\} if sel == 001
    9
10
                                                                                                                                                                                \{0, 0, 0, 0, 0, 0, 0, in\} \text{ if sel} == 111
11
12
13
                       CHIP DMux8Way {
14
15
                                           IN in, sel[3];
                                           OUT a, b, c, d, e, f, g, h;
16
17
18
                                           DMux(in=in ,sel=sel[2] ,a=ABCD ,b=EFGH);
19
                                           \label{lem:decomposition} $$ DMux4Way(in=ABCD ,sel=sel[0..1] ,a=a ,b=b ,c=c ,d=d); $$ DMux4Way(in=EFGH ,sel=sel[0..1] ,a=e ,b=f ,c=g ,d=h); $$ $$ $$ DMux4Way(in=EFGH ,sel=sel[0..1] ,a=e ,b=f ,c=g ,d=h); $$ $$ DMux4Way(in=EFGH ,sel=sel[0..1] ,a=e ,b=f ,c=g ,d=h); $$ $$ DMux4Way(in=EFGH ,sel=sel[0..1] ,a=e ,b=f ,c=g ,d=h); $$ DMux4Way(in=EFGH ,sel=sel[0..1] ,a=e ,d=h); $$ DMux
20
21
22
```

## 8 Mux.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
    // by Nisan and Schocken, MIT Press.
// File name: projects/01/Mux.hdl
 4
 6
       * Multiplexor:
       * out = a if sel == 0
 8
                 b otherwise
 9
10
11
      CHIP Mux {
12
           IN a, b, sel;
           OUT out;
14
15
16
           PARTS:
           Not(in=sel, out=NotSel);
17
           Nand(a=NotSel, b=a, out=aNandNotSel);
18
           Nand(a=sel, b=b, out=bNandSel);
Nand(a=aNandNotSel, b=bNandSel, out=out);
19
20
     }
21
```

#### 9 Mux16.hdl

```
// This file is part of www.nand2tetris.org
      \ensuremath{//} and the book "The Elements of Computing Systems"
     // by Nisan and Schocken, MIT Press.
      // File name: projects/01/Mux16.hdl
 6
       * 16-bit multiplexor:
 8
       * for i = 0...15 out[i] = a[i] if sel == 0
                                        b[i] if sel == 1
 9
10
11
      CHIP Mux16 {
12
           IN a[16], b[16], sel;
           OUT out[16];
14
15
16
           Mux(a=a[0] ,b=b[0] ,sel=sel ,out=out[0]);
17
           Mux(a=a[1] ,b=b[1] ,sel=sel ,out=out[1]);
18
           \label{eq:mux} \texttt{Mux}(\texttt{a=a[2] ,b=b[2] ,sel=sel ,out=out[2]);}
19
           Mux(a=a[3],b=b[3],sel=sel,out=out[3]);
Mux(a=a[4],b=b[4],sel=sel,out=out[4]);
20
21
           Mux(a=a[5],b=b[5],sel=sel,out=out[5]);
22
           \label{eq:mux} \texttt{Mux}(\texttt{a=a[6]} \ , \texttt{b=b[6]} \ , \texttt{sel=sel} \ , \texttt{out=out[6])};
23
           Mux(a=a[7] ,b=b[7] ,sel=sel ,out=out[7]);
Mux(a=a[8] ,b=b[8] ,sel=sel ,out=out[8]);
24
25
           Mux(a=a[9] ,b=b[9] ,sel=sel ,out=out[9]);
26
           Mux(a=a[10] ,b=b[10] ,sel=sel ,out=out[10]);
Mux(a=a[11] ,b=b[11] ,sel=sel ,out=out[11]);
27
28
29
           Mux(a=a[12] ,b=b[12] ,sel=sel ,out=out[12]);
           Mux(a=a[13] ,b=b[13] ,sel=sel ,out=out[13]);
Mux(a=a[14] ,b=b[14] ,sel=sel ,out=out[14]);
30
31
           Mux(a=a[15] ,b=b[15] ,sel=sel ,out=out[15]);
     }
33
```

## 10 Mux4Way16.hdl

```
// This file is part of www.nand2tetris.org
    // and the book "The Elements of Computing Systems"
// by Nisan and Schocken, MIT Press.
    // File name: projects/01/Mux4Way16.hdl
     * 4-way 16-bit multiplexor:
      * out = a if sel == 00
              b if sel == 01
 9
              c if sel == 10
10
              d if sel == 11
11
12
13
     CHIP Mux4Way16 {
14
15
         IN a[16], b[16], c[16], d[16], sel[2];
         OUT out[16];
16
17
         PARTS:
18
         \label{eq:mux16} \texttt{Mux16}(\texttt{a=a ,b=b ,sel=sel[0] ,out=aMux16b)};
19
         Mux16(a=c ,b=d ,sel=sel[0] ,out=cMux16d);
         Mux16(a=aMux16b ,b=cMux16d ,sel=sel[1] ,out=out);
21
22 }
```

## 11 Mux8Way16.hdl

```
// This file is part of www.nand2tetris.org
     // and the book "The Elements of Computing Systems"
// by Nisan and Schocken, MIT Press.
     // File name: projects/01/Mux8Way16.hdl
      * 8-way 16-bit multiplexor:
       * out = a if sel == 000
 8
                b if sel == 001
 9
                 etc.
10
                h if sel == 111
11
12
13
     CHIP Mux8Way16 {
14
          IN a[16], b[16], c[16], d[16],
e[16], f[16], g[16], h[16],
15
16
17
               sel[3];
          OUT out[16];
18
19
20
          PARTS:
          Mux4Way16(a=a ,b=b ,c=c ,d=d ,sel=sel[0..1] ,out=MuxAtoD);
Mux4Way16(a=e ,b=f ,c=g ,d=h ,sel=sel[0..1] ,out=MuxEtoH);
21
22
          Mux16(a=MuxAtoD ,b=MuxEtoH ,sel=sel[2] ,out=out);
24
25
     }
```

## 12 Not.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
// by Nisan and Schocken, MIT Press.
// File name: projects/01/Not.hdl
 6
         * Not gate:
         * out = not in
 8
 9
10
       CHIP Not {
    IN in;
11
12
               OUT out;
13
14
               PARTS:
15
16
               Nand(a=in ,b=in, out=out);
17
```

#### 13 Not16.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
     // by Nisan and Schocken, MIT Press.
     // File name: projects/01/Not16.hdl
       * 16-bit Not:
 8
       * for i=0..15: out[i] = not in[i]
 9
10
     CHIP Not16 {
11
          IN in[16];
12
13
           OUT out[16];
14
          PARTS:
15
16
          Not(in=in[0], out=out[0]);
          Not(in=in[1], out=out[1]);
Not(in=in[2], out=out[2]);
17
18
           Not(in=in[3], out=out[3]);
19
          Not(in=in[4], out=out[4]);
Not(in=in[5], out=out[5]);
20
21
          Not(in=in[6], out=out[6]);
22
          Not(in=in[7], out=out[7]);
23
24
          Not(in=in[8], out=out[8]);
          Not(in=in[9], out=out[9]);
25
           Not(in=in[10], out=out[10]);
26
          Not(in=in[11], out=out[11]);
Not(in=in[12], out=out[12]);
27
28
29
           Not(in=in[13], out=out[13]);
          Not(in=in[14], out=out[14]);
Not(in=in[15], out=out[15]);
30
31
```

## 14 Or.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
// by Nisan and Schocken, MIT Press.
// File name: projects/01/0r.hdl
 6
        * Or gate:
        * out = 1 if (a == 1 or b == 1)
 8
                  0 otherwise
 9
10
11
      CHIP Or {
12
            IN a, b;
13
            OUT out;
14
15
16
            PARTS:
17
            Not(in=a ,out=aOut);
            Not(in=b ,out=bOut);
18
19
            Nand(a=aOut, b=bOut, out=out);
20
```

#### 15 Or16.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
      // by Nisan and Schocken, MIT Press.
      // File name: projects/01/0r16.hdl
 6
        * 16-bit bitwise Or:
 8
        * for i = 0..15 out[i] = (a[i] or b[i])
 9
10
       CHIP Or16 {
11
             IN a[16], b[16];
12
13
             OUT out[16];
14
             PARTS:
15
             Or(a=a[0],b=b[0],out=out[0]);
Or(a=a[1],b=b[1],out=out[1]);
Or(a=a[2],b=b[2],out=out[2]);
16
17
18
             Or(a=a[3] ,b=b[3] ,out=out[3]);
19
             Or(a=a[4] ,b=b[4] ,out=out[4]);
Or(a=a[5] ,b=b[5] ,out=out[5]);
20
21
             Or(a=a[6] ,b=b[6] ,out=out[6]);
22
             Or(a=a[7], b=b[7], out=out[7]);
Or(a=a[8], b=b[8], out=out[8]);
Or(a=a[9], b=b[9], out=out[9]);
23
24
25
             Or(a=a[10], b=b[10], out=out[10]);
Or(a=a[11], b=b[11], out=out[11]);
Or(a=a[12], b=b[12], out=out[12]);
26
27
28
29
             Or(a=a[13] ,b=b[13] ,out=out[13]);
             Or(a=a[14] ,b=b[14] ,out=out[14]);
Or(a=a[15] ,b=b[15] ,out=out[15]);
30
31
      }
```

# 16 Or8Way.hdl

```
// This file is part of www.nand2tetris.org
     // and the book "The Elements of Computing Systems"
// by Nisan and Schocken, MIT Press.
     // File name: projects/01/Or8Way.hdl
      * 8-way Or:
       * out = (in[0] or in[1] or ... or in[7])
 8
 9
10
      CHIP Or8Way {
11
           IN in[8];
           OUT out;
13
14
15
           PARTS:
           Or(a=in[0] ,b=in[1] ,out=res1);
16
           Or(a=in[2] ,b=in[3] ,out=res2);
Or(a=in[4] ,b=in[5] ,out=res3);
Or(a=in[6] ,b=in[7] ,out=res4);
17
18
19
           Or(a=res1, b=res2, out=res5);
           Or(a=res3, b=res4, out=res6);
Or(a=res5, b=res6, out=out);
21
22
```

## 17 Xor.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
     // by Nisan and Schocken, MIT Press.
// File name: projects/01/Xor.hdl
 4
 6
       * Exclusive-or gate:
 8
       * out = not (a == b)
 9
10
      CHIP Xor {
    IN a, b;
11
12
            OUT out;
13
14
            PARTS:
15
16
            Nand(a=a ,b=b, out=aNandb);
            Nand(a=aNandb, b=a, out=res1);
Nand(a=aNandb, b=b, out=res2);
17
18
            Nand(a=res1, b=res2, out=out);
19
      }
20
```