# PIC32MX SPI Library Documentation

Revision 1.0

Luka Gacnik

November 2022

# Table of contents

| 1 | Lib | rary description            | 1  |
|---|-----|-----------------------------|----|
|   | 1.1 | About the SPI               | 1  |
|   | 1.2 | Library features            | 4  |
| 2 | Dep | pendencies                  | 5  |
| 3 | Not | es and warnings             | 7  |
| 4 | Fut | ure ideas                   | 8  |
| 5 | Cus | Custom types                |    |
|   | 5.1 | SpiStandardConfig_t         | 9  |
|   | 5.2 | SpiPin_t                    | 10 |
|   | 5.3 | SpiSsState_t                | 11 |
|   | 5.4 | SpiSfr_t                    | 11 |
| 6 | Fun | ction description           | 12 |
|   | 6.1 | SPI_ConfigStandardModeSfr() | 13 |
|   | 6.2 | SPI_EnableSsState()         | 15 |
|   | 6.3 | SPI_DisableSsState()        | 17 |
|   | 6.4 | SPI SetSsState()            | 19 |

Table of contents

|              | 6.5                             | SPI_GetSsState()                        | 21                    |
|--------------|---------------------------------|-----------------------------------------|-----------------------|
|              | 6.6                             | SPI_IsSpiBusy()                         | 22                    |
|              | 6.7                             | SPI_IsRxDone()                          | 23                    |
|              | 6.8                             | SPI_MasterReadWrite()                   | 24                    |
|              | 6.9                             | SPI_MasterWrite()                       | 26                    |
|              | 6.10                            | SPI_MasterWrite2()                      | 28                    |
|              | 6.11                            | SPI_DummyRead()                         | 30                    |
|              | 6.12                            | SPI_SlaveWrite()                        | 31                    |
|              | 6.13                            | SPI_SlaveWrite()                        | 33                    |
| 7            | Exa                             | mples                                   | 35                    |
|              | 7 1                             |                                         |                       |
|              | 7.1                             | Multi-packet 8-bit Master transmission  | 35                    |
|              | 7.1                             | Multi-packet 8-bit Master transmission  | 35<br>36              |
|              |                                 |                                         |                       |
| $\mathbf{A}$ | 7.2<br>7.3                      | Multi-packet 32-bit Master transmission | 36                    |
|              | 7.2<br>7.3<br>Tim               | Multi-packet 32-bit Master transmission | 36<br>39              |
|              | 7.2<br>7.3<br><b>Tim</b><br>A.1 | Multi-packet 32-bit Master transmission | 36<br>39<br><b>41</b> |

# Table of figures

| 1.1 | Independent Slave configuration                | 2  |
|-----|------------------------------------------------|----|
| 1.2 | SPI module block diagram of the PIC32MX series | 3  |
| A.1 | Polling-based Master mode operation            | 41 |
| A.2 | Interrupt-based Master mode operation          | 42 |

# Acronyms

**SPI** Serial Peripheral Interface

**TX FIFO** Transmit First In First Out buffer

**RX FIFO** Receive First In First Out buffer

**ISR** Interrupt Service Routine

**PPS** Peripheral Pin Select

MCU Microcontroller

**GPIO** General Purpose Input Output

PIO Programmable Input Output

SFR Special Function Register

# 1 Library description

The library consists of basic functions that control the Serial Peripheral Interface module of an PIC32MX series of the Microchip microcontrollers.

#### 1.1 About the SPI

The Serial Peripheral Interface (SPI) module is a synchronous serial interface useful for communicating with external peripherals and other microcontroller devices. In case of a microcontroller it is embedded into its hardware as one of its peripheral modules.

SPI communication is a full duplex mode operation where one or multiple Master devices control one or multiple Slave devices. The standard SPI bus uses four-wire setup that specifies four logic signals:

- SCK Serial Clock (controlled by Master device)
- MOSI Master Out Slave In (data output from Master)
- MISO Master In Slave Out (data output from Slave)
- SS Slave Select (controlled by Master device, often follows active low logic)



Figure 1.1: Independent Slave configuration

The full duplex mode enables simultaneous data exchange between a Master and a Slave device - as Master completely shifts out TX data, a Slave feeds the RX data into Master device shift register. Such operation makes serial communication fast and efficient. The following facts apply to a generalized SPI device:

- The SS signal is used for a Master-Slave synchronisation purpose and is generally required by any kind of a Slave device
- SPI can be configured into four different modes that correspond to altered clock polarity and phase. This is useful for accommodating the communication requirements of many SPI devices
- SPI signal nodes are based on push-pull drivers
- Different possible data width (usually either one or more of 8/16/24/32-bit width)
- No Slave addressing (like I2C), no acknowledgement (like UART), no error-checking protocol

1.1 About the SPI

The library is based on the PIC32MX MCU series. Some of the key features of its SPI module are:

- Master and Slave modes supported
- Four different modes
- Framed SPI protocol support
- Standard and Enhanced Buffering modes
- User configurable 8/16/32-bit data width
- RX/TX FIFO buffers are 4/8/16 deep in Enhanced Buffering mode
- Programmable interrupts
- Audio Protocol Interface mode



Figure 1.2: SPI module block diagram of the PIC32MX series

# 1.2 Library features

Currently, the SPI driver is capable of performing the following operations:

- Configuring the selected SPI module for the standard (non-audio mode) SPI Master operation
- Performing polling-based SPI write and read operation which offers the fastest execution
- Performing interrupt-based SPI write or read operation which results in the highest program execution efficiency
- Performing interrupt-based special SPI write or read operation where a userdefined function is executed at the end of an SPI operation

# 2 Dependencies

The library consists of the following source and header files:

- Spi.c
- Spi.h
- Spi\_sfr.h

All the external user-accessible function prototypes are provided in the Spi.h file. Their definitions and other local functions like ISR handlers are contained in the Spi.c file. The file Spi\_sfr.h contains all the macro definitions for register bit-fields and SFR memory layout type.

The library depends on the following other libraries:

- Pio.h
- Ic.h
- Osc.h

The library Pio.h provides the functions for modifying each signal's pin settings, and for Slave Select control. Interrupts are configured using the Ic.h library. Lastly, the library Osc.h is used only for a purpose of the proper baud rate generator configuration. As a side note, for the PIC32MX MCUs the Peripheral Pin Select (PPS) module must be configured for a proper SPI operation within the scope of the Pio.h library. Such an action requires (un)locking a specific set of registers which is provided by the Cfg.h library and is already contained within the Pio.h library.

Additionally, there needs to be one of the standard Microchip libraries included (since the compiler XC32 is the made by the Microchip), that is the sys\attrib.h

Dependencies Dependencies

library. It is used for its ISR macro definition that is needed for ISR function attribute definition.

Lastly, its important to provide the fact that this library was meant to be used with a specific MCU - the PIC32MX170Bxxx series made by the Microchip. As previously mentioned the XC32 compiler was used to compile the library files, meaning there are some specifics in the library which are unique to the XC32 compiler (such as ISR function attribute). In case any other MCU of the PIC32 family would be used, some peripheral libraries (used by this driver) might need modifications (like different register sets, etc.).

# 3 Notes and warnings

There are few constrains which limit the capability of the nRF24L01 library:

#### a) No support for the SPI multi-module simultaneous operation

The library doesn't support the action of multiple SPI modules to be controlled by the same library at the same time. Doing so would require much more complex operation which is in fact not needed in most cases (from author's perspective). One operation for a certain SPI module must be concluded before the next one starts for any of the modules. Defying this limitation causes a software data collision and results in a faulty SPI operation. However, multiple modules can simultaneously stay configured.

One could bypass the limitation explained above by copying the same library under a different name and rename all the external functions – some other code would need to be renamed (such as the macros for interrupt priority control) or deleted to prevent re-definition.

#### b) Independent Slave configuration only

The only Slave configuration setup that is currently supported by this library is the Independent Slave configuration shown by the figure (1.1). There is no support for well-known Daisy chain setup. However, it is possible to simultaneously transmit data to multiple devices over the SPI bus by using one SS pin for all devices. In such a case it would only need to be ensured that only up to one Slave device responds, otherwise data collision will occur.

In addition, some code related facts must be known prior to using the SPI library:

#### a) Interrupt priority of an SPI module

Prior to any of the interrupt-based functions is used, the (sub)priority level of the corresponding SPI module's interrupt vectors must be defined. This is done via providing a constant value using macros SPIx\_ISR\_IPL, SPIx\_ICX\_IPL, and SPIx\_ICX\_ISL (where lowercase x can be in the range of 1 to 2).

# 4 Future ideas

Here are some possible development ideas for the future development:

- Re-format the library in a way that it would support simultaneous operation of multiple SPI modules (possible use of dynamic memory allocation or creation of run-time variable names in C++)
- Implement configuration and operation functions for the Audio Protocol Interface mode

# 5 Custom types

The library comes with a set of custom made structure or enumeration types. For the sake of convenience these types are explained throughout this chapter. Note that individual enumeration types are not covered here because they (and their set of values) follow self-explanatory naming conventions.

## 5.1 SpiStandardConfig\_t

This structure-based type contains the properties for configuration of the selected SPI module. The properties define the key parameters which the SPI operation depends on. The type consists of the following properties:

- is Master Enabled  $(Bool_t)$  defines whether an SPI module operates in either Master or Slave mode
- **pinSelect** (SpiPin\_t) a structure that stores information about the selection of SPI related pins which control the SPI bus
- frameWidth (SpiFrameWidth\_t) sets the desired data width
- **clkMode** (SpiClkMode\_t) sets the desired SPI mode which reflects to one of the four standard clock polarity and phase setups
- **sckFreq** (*uint32\_t*) the clock frequency of the SPI bus (used only in Master mode)

Not each and every sckFreq value can be configured. If uncertain whether a frequency will be set to the user-defined value, actual frequency to be configured can be verified through formula  $f_{sck} = f_{pbclk}/(2 \cdot (BAUD + 1))$ , where BAUD can be a natural number in the range 0 to 511. The highest frequency  $f_{max} = f_{pbclk}/2$  and the lowest frequency  $f_{min} = f_{pbclk}/1024$  limit the user-defined frequency  $f_{sck}$ . If user-defined value results in non-natural BAUD value, it's fractional part is truncated.

Custom types

## 5.2 SpiPin\_t

This structure-based type contains the properties for configuration SPI related pins which control an SPI bus. It is intended for the pin codes from the Pio library to be used. These pins can be configured:

- sdiPin (uint 32\_t) the Serial Data In (or MISO) pin
- sdoPin (uint 32\_t) the Serial Data Out (or MOSI) pin
- ssxPin (uint32\_t) the Slave Select (or CS) pin (where **x** can be in a range of **1** to **5**)

Note that if more Slave devices are desired to be used, the user can manually add more SS pin members to the existing structure  $SpiPin_t$  type. Additionally, note that whenever an MCU is selected to operate in the Slave mode, only the sslPin should be configured. The SCK pin doesn't need manual selection because it is always set at a fixed pin location for the PC32MX170xxx MCU series.

Additionally, there are two specifics about the possible ssxPin values:

- Master mode possible parameters are the GPIO pin codes which are identified through the GPIO\_RPyn notation (where y can be either A or B and n can be any number in the range of 0 to 15)
- Slave mode possible parameters are the SS pin codes which are identified through the SSx\_RPyn notation (where x can be either 1 or 2, y can be either A or B, and n can any number in the range of 0 to 15)

The x identifier refers to either of SPI modules, the y identifier refers to either of PIO modules (ports), and the n refers to any of pin positions, which are available for the PIC32MX170xxx MCU series.

The same naming conventions are used for SDI and SDO pin codes that can be easily found in the Pio\_sfr.h file.

 $5.3 \; SpiSsState\_t$ 

## 5.3 SpiSsState\_t

This structure-based type contains the properties for configuration Slave devices which will be active during the SPI operation. The following properties can be set:

- **pioA** (*uint32\_t*) 32-bit state of the output LATA register which will be active during the SPI transmission
- **pioB** (*uint32\_t*) 32-bit state of the output LATB register which will be active during the SPI transmission

Note that this type is used with functions SPI\_GetSsState() or SPI\_SetSsState() where multiple SS pins are desired to be enabled at once. Primarily, the functions SPI\_EnableSsState() and SPI\_DisableSsState() are intended for use where individual Slave devices are enabled/disabled per function call.

## 5.4 SpiSfr\_t

This structure-based type contains the properties for modification of SPI related SFRs. Throughout this library it is mostly used as a pointer to a base address of any SPI module. MCU memory contents starting at such a specific base address are modified when changing the value of any member that is contained by this structured type. The way of each member is positioned in the structure is strictly defined and shall not be modified by the user. Member layout defines the exact position of SPI SFRs, relative to any of SPI base address.

# 6 Function description

The library includes the following functions:

```
• SPI_ConfigStandardModeSfr()
```

```
• SPI_EnableSsState()
```

- SPI\_DisableSsState()
- SPI\_GetSsState()
- SPI\_SetSsState()
- SPI\_IsSpiBusy()
- SPI\_IsRxDone()
- SPI\_MasterReadWrite()
- SPI\_MasterWrite()
- SPI\_MasterWrite2()
- SPI\_DummyRead()
- SPI\_SlaveWrite()
- SPI\_SlaveRead()

The following sub-sections describe the use and operationality of these functions.

## 6.1 SPI\_ConfigStandardModeSfr()

#### **PROTOTYPE**

SPI\_ConfigStandardModeSfr(spiSfr, spiConfig)

#### DESCRIPTION

Configures SPI pins and SPI related SFRs for standard (non-audio) operation.

#### **PARAMETERS**

- **spiSfr** (SpiSfr\_t \*) a pointer to the base address of either of the available SPI modules
- **spiConfig** (SpiStandardConfig\_t) contains the settings which determine operation parameters of the desired SPI operation

#### **RETURNS**

Returns false when either of the following is true:

- SPI base module address is incorrect
- SPI library is handling some other operation at the time of this function call
- Slave mode is selected but the sslPin is not configured
- SDO and SDI pins aren't configured in any mode

Otherwise it returns true.

#### **OPERATION**

Initially, two basic safety checks are done before the function continues. Then all SPI registers for the selected module are reset. This is followed by enabling/disabling any of SDI/SDO/SS pins if necessary. Afterwards, the SPI related SFRs are configured. Then the Programmable Input/Output (PIO) SFRs are configured. This process disables interrupts for a brief period. In the Master mode the baud rate generator register is written to. In case the currently modified SPI module is being re-configured, the RX FIFO is flushed. Lastly, interrupt SFRs are configured and interrupts enabled.

#### NOTES

- The interrupt priority related macros (located in the Spi.h file) must be set to the desired values prior to calling this function. If a certain module isn't used then modifying the interrupt priority macros for that specific module isn't required
- When configuring an SPI module for the Slave mode, the sslPin needs to be set. Note that if any other Slave Select member is set it will be ignored during configuration of the PIO SFRs. Or, if the sslPin isn't set then this function returns false
- Refer to the section (5.2) for entering an appropriate value for the pinCode parameter

#### **LIMITATIONS**

Not each and every SCK signal frequency setting can be configured. If uncertain whether a frequency will be set to the user-defined value, actual frequency to be configured can be verified through formula  $f_{sck} = f_{pbclk}/(2 \cdot (BAUD + 1))$ , where BAUD can be a natural number in the range 0 to 511. The highest frequency  $f_{max} = f_{pbclk}/2$  and the lowest frequency  $f_{min} = f_{pbclk}/1024$  limit the user-defined frequency  $f_{sck}$ . If user-defined value results in non-natural BAUD value, it's fractional part is truncated.

## 6.2 SPI\_EnableSsState()

#### **PROTOTYPE**

SPI\_EnableSsState(pinCode)

#### DESCRIPTION

Enables a specific Slave device on the SPI bus which is activated during any operation on the SPI bus. Slave Select pins that are not enabled by this function won't be activated during the SPI transmission.

#### **PARAMETERS**

• **pinCode** (*uint32\_t*) - pre-defined pin code that notifies the PIO related functions about the current pin information. In case of non-GPIO pins information such as pin module, input/output, pin position, PPS code, and PPS register offset are encoded into the macro definitions which are provided by the Pio\_sfr.h file

#### **RETURNS**

Returns false if false pin code was passed into the function, otherwise it returns true.

### **OPERATION**

Pin code, whose value holds information about multiple pin related parameters, is passed to the PIO\_ReadPinCode() function from the PIO library. This function decodes all the user-accessible information about the specific pin. Then, a specific bit is set for a specific PIO module related member in the structure ssStatus. This variable, private to the Spi.c source file, is copied into the PIO related SFRs which sets or clears enabled outputs during any operation on the SPI bus.

#### NOTES

• This function is intended for enabling one Slave device (which will be active during SPI operation) at a time. If enabling multiple Slave devices per function call is preferred, use the SPI\_SetSsState() function

- Refer to the section (5.2) for entering an appropriate value for the pinCode parameter
- Do not modify the state of enabled/disabled Slave devices during any activity on the SPI bus

#### LIMITATIONS

## 6.3 SPI\_DisableSsState()

#### **PROTOTYPE**

SPI\_DisableSsState(pinCode)

#### DESCRIPTION

Disables a specific Slave device on the SPI bus which is activated during any operation on the SPI bus. Existing Slave Select pins that are not disabled by this function will still be activated during the SPI transmission.

#### **PARAMETERS**

• **pinCode** (*uint32\_t*) - pre-defined pin code that notifies the PIO related functions about the current pin information. In case of non-GPIO pins information such as pin module, input/output, pin position, PPS code, and PPS register offset are encoded into the macro definitions which are provided by the Pio\_sfr.h file

#### **RETURNS**

Returns false if false pin code was passed into the function, otherwise it returns true.

#### **OPERATION**

Pin code, whose value holds information about multiple pin related parameters, is passed to the PIO\_ReadPinCode() function from the PIO library. This function decodes all the user-accessible information about the specific pin. Then, a specific bit is set for a specific PIO module related member in the structure ssStatus. This variable, private to the Spi.c source file, is copied into the PIO related SFRs which sets or clears enabled outputs during any operation on the SPI bus.

#### NOTES

• This function is intended for disabling one Slave device (which will be active during SPI operation) at a time. If disabling multiple Slave devices per function call is preferred, use the SPI\_SetSsState() function

- Refer to the section (5.2) for entering an appropriate value for the pinCode parameter
- Do not modify the state of enabled/disabled Slave devices during any activity on the SPI bus

#### LIMITATIONS

## 6.4 SPI\_SetSsState()

#### **PROTOTYPE**

SPI\_SetSsState(input)

#### DESCRIPTION

Directly modifies the private variable ssState of the Spi.c file which is intended for Slave device enable/disable mechanism. In contrast to the SPI\_EnableSsState() function, the current function allows multiple Slave devices to be enabled/disabled per function call.

#### **PARAMETERS**

• **input** (SpiSsState\_t) - structure type variable where individual member corresponds to each of available PIO ports. Value of individual member's bits correspond to which outputs will be enabled during SPI operation

#### **RETURNS**

None.

#### **OPERATION**

Direct modification of the private variable ssState of the Spi.c file via externally accessible function. A mask ssMask is used to ignore any non-SS pins (the variable ssMask is reset and modified during the SPI\_ConfigStandardModeSfr() function).

#### **NOTES**

- Setting any non-SS pins for either member of the input structure will not have any effect on the resulting ssState structure
- Do not modify the state of enabled/disabled Slave devices during any activity on the SPI bus

# LIMITATIONS

# 6.5 SPI\_GetSsState()

#### **PROTOTYPE**

SPI\_GetSsState()

#### **DESCRIPTION**

Copies the private variable ssState of the Spi.c file which is intended for Slave device enable/disable mechanism.

#### **PARAMETERS**

None.

#### RETURNS

Returns a structure of the type SpiSsState\_t.

#### **OPERATION**

Returning a copy of the private variable ssState of the Spi.c file via externally accessible function.

#### **NOTES**

None.

#### **LIMITATIONS**

# 6.6 SPI\_IsSpiBusy()

#### **PROTOTYPE**

SPI\_IsSpiBusy(spiSfr)

#### **DESCRIPTION**

Checks whether any SPI operation is in progress in the moment of function call.

#### **PARAMETERS**

• **spiSfr** (SpiSfr\_t \*) - a pointer to the base address of either of the available SPI modules

#### **RETURNS**

Returns false if any SPI operation is currently in progress (or a faulty SPI base address is passed), otherwise it returns true.

#### **OPERATION**

A status register of an SPI module is read to determine a status of an SPI bus. Additionally, all of the SPI interrupt source enable and flag bits are checked. This provides a safety mechanism which is triggered if the SPI\_IsSpiBusy() is called after a certain interrupt flag is set but the ISR haven't been started yet due to some latency.

#### **NOTES**

None.

#### **LIMITATIONS**

# 6.7 SPI\_IsRxDone()

#### **PROTOTYPE**

SPI\_IsRxDone(spiSfr, rxbufSize)

#### DESCRIPTION

Checks if the size of the RX FIFO buffer is equal or larger than the value of rxbufSize. This function is intended for status checking when operating in the Slave mode.

#### **PARAMETERS**

- **spiSfr** (SpiSfr\_t \*) a pointer to the base address of either of the available SPI modules
- **rxbufSize** (*uint32\_t*) size of the RX FIFO buffer

#### **RETURNS**

Returns false if size of the RX FIFO buffer is less than the value of rxbufSize (or SPI module base address is false), otherwise returns true.

#### **OPERATION**

Initial SPI module base address check which is followed by checking of a specific bit-field in an SPI status register.

#### **NOTES**

None.

#### **LIMITATIONS**

## 6.8 SPI\_MasterReadWrite()

#### **PROTOTYPE**

SPI\_MasterReadWrite(spiSfr, rxPtr, txPtr, txSize)

#### **DESCRIPTION**

Performs a polling-based SPI TX data write and RX data read. All data is handled within the function itself. RX data available after function completes.

#### **PARAMETERS**

- **spiSfr** (SpiSfr\_t \*) a pointer to the base address of either of the available SPI modules
- rxPtr (void \*) a pointer to the memory address where the input RX data will be stored at
- txPtr (void \*) a pointer to the memory address where the output TX data is stored at
- **txSize** (*uint32\_t*) the size of a packet to be transmitted

#### RETURNS

Returns false when either of the following is true:

- SPI base module address is incorrect
- SPI library is handling some other operation at the time of this function call
- SPI module not configured for Master mode
- No Slave device is enabled
- Both of the passed pointers point to NULL or the txSize value is zero

Otherwise it returns true.

#### **OPERATION**

Initially, input safety checks are performed (factors listed above). Then the RX FIFO buffer is flushed and interrupts are temporarily disabled. Afterwards, the previously enabled Slave devices are now activated and the SPI write and read operation starts. Depending on the data width (8/16/32-bit width) a packet of either 16/8/4 bytes is loaded into TX FIFO buffer. Actual transmission begins after first FIFO element is loaded. An MCU then polls for busy status flag and reads RX data afterwards. If more data than the maximum size of the TX FIFO buffer needs to be transmitted of the SPI bus, new packet is loaded into the TX FIFO buffer and the process repeats. Lastly, SS pins are deactivated and interrupt state restored.

#### NOTES

- The amount of valid data words available at the rxPtr address is determined by the txSize value
- The amount of reserved space at the rxPtr address should be no less than the size of txSize words
- Interrupts are temporarily disabled during the TX FIFO buffer loading. When operation is completed, interrupt status is restored to the state prior to this function call
- If the NULL pointer is passed instead of txPtr, the SPI module transmits dummy TX data (value 0x00)
- If the NULL pointer is passed instead of rxPtr, the SPI module dumps all RX data

#### **LIMITATIONS**

# 6.9 SPI\_MasterWrite()

#### **PROTOTYPE**

SPI\_MasterWrite(spiSfr, rxPtr, txPtr, txSize)

#### **DESCRIPTION**

Performs an interrupt-based SPI TX data write. TX data is loaded by the function and if further TX data needs to be transmitted the ISR handler is triggered. All RX data is available for use after the SPI\_IsSpiBusy() returns false.

#### **PARAMETERS**

- **spiSfr** (SpiSfr\_t \*) a pointer to the base address of either of the available SPI modules
- **rxPtr** (*void* \*) a pointer to the memory address where the input RX data will be stored at
- txPtr (void \*) a pointer to the memory address where the output TX data is stored at
- **txSize** (*uint32\_t*) the size of a packet to be transmitted

#### **RETURNS**

Returns false when either of the following is true:

- SPI base module address is incorrect
- SPI library is handling some other operation at the time of this function call
- SPI module not configured for Master mode
- No Slave device is enabled
- Both of the passed pointers point to NULL or the txSize value is zero

Otherwise it returns true.

#### **OPERATION**

Initially, input safety checks are performed (factors listed above). Then the RX FIFO buffer is flushed and interrupts are temporarily disabled. Afterwards, the previously enabled Slave devices are now activated and the TX FIFO buffer is loaded. Actual transmission begins after first FIFO buffer element is loaded. Before the function is terminated, interrupts are re-enabled.

After last element is shifted out of the SPI shift register an ISR is triggered and the TX handler ISR\_SpiTxHandler\_MasterWrite() executes. First, if all TX data was transmitted, the currently activated Slave devices are disabled. Then RX data is read from the RX FIFO buffer. If more TX data needs to be send over the SPI bus, the TX FIFO buffer loading is initiated, interrupts are enabled, and the TX handler is terminated. After last element is shifted out of the SPI shift register, a new ISR is triggered and the process repeats.

#### **NOTES**

- The amount of valid data words available at the rxPtr address is determined by the txSize value
- The amount of reserved space at the rxPtr address should be no less than the size of txSize words
- Interrupts are temporarily disabled during the TX FIFO buffer loading. When operation is completed, interrupt status is restored to the state prior to this function call
- If the NULL pointer is passed instead of txPtr, the SPI module transmits dummy TX data (value 0x00)
- If the NULL pointer is passed instead of rxPtr, the SPI module dumps all RX data

#### LIMITATIONS

# 6.10 SPI\_MasterWrite2()

#### **PROTOTYPE**

SPI\_MasterWrite2(spiSfr, rxPtr, txPtr, txSize, isrHandler)

#### **DESCRIPTION**

Performs an interrupt-based SPI TX data write. TX data is loaded by the function and if further TX data needs to be transmitted the ISR handler is triggered. All RX data is available for use after the SPI\_IsSpiBusy() returns false. An additional user-defined function is executed immediately after TX handler is terminated.

#### **PARAMETERS**

- **spiSfr** (SpiSfr\_t \*) a pointer to the base address of either of the available SPI modules
- **rxPtr** (*void* \*) a pointer to the memory address where the input RX data will be stored at
- **txPtr** (*void* \*) a pointer to the memory address where the output TX data is stored at
- **txSize** (*uint32\_t*) the size of a packet to be transmitted
- isrHandler (void (\*f) ()) a pointer to the user-defined function

#### RETURNS

Returns false when either of the following is true:

- SPI base module address is incorrect
- SPI library is handling some other operation at the time of this function call
- SPI module not configured for Master mode
- No Slave device is enabled
- Both of the passed pointers point to NULL or the txSize value is zero

Otherwise it returns true.

#### **OPERATION**

Operation is exactly the same as for the SPI\_MasterWrite() function but with an additional step. A function pointer is configured to point to the passed user-defined function (user passes its name which identifies its memory address). It is executed after the TX handler ISR\_SpiTxHandler\_MasterWrite() is terminated (but before exiting an ISR function).

#### **NOTES**

- The amount of valid data words available at the rxPtr address is determined by the txSize value
- The amount of reserved space at the rxPtr address should be no less than the size of txSize words
- Interrupts are temporarily disabled during the TX FIFO buffer loading. When operation is completed, interrupt status is restored to the state prior to this function call
- If the NULL pointer is passed instead of txPtr, the SPI module transmits dummy TX data (value 0x00)
- If the NULL pointer is passed instead of rxPtr, the SPI module dumps all RX data

#### **LIMITATIONS**

# 6.11 SPI\_DummyRead()

#### **PROTOTYPE**

SPI\_DummyRead(spiSfr)

#### **DESCRIPTION**

Empties RX FIFO buffer of an SPI module. Intended for the Slave mode usage. It is redundant for the Master mode operations.

#### **PARAMETERS**

• **spiSfr** (SpiSfr\_t \*) - a pointer to the base address of either of the available SPI modules

#### **RETURNS**

Returns false if faulty base address is passed to this function via spiSfr, otherwise it returns true.

#### **OPERATION**

RX FIFO is completely emptied by reading its contents (if any) and data read is dumped.

#### **NOTES**

None.

#### **LIMITATIONS**

### 6.12 SPI\_SlaveWrite()

#### **PROTOTYPE**

SPI\_SlaveWrite(spiSfr, txPtr, txSize)

#### **DESCRIPTION**

Loads TX FIFO buffer with data when SPI module operates in Slave mode.

#### **PARAMETERS**

- **spiSfr** (SpiSfr\_t \*) a pointer to the base address of either of the available SPI modules
- txPtr (void \*) a pointer to the memory address where the output TX data is stored at
- **txSize** (*uint32\_t*) the size of a packet to be transmitted

#### **RETURNS**

Returns false when either of the following is true:

- SPI base module address is incorrect
- SPI library is handling some other operation at the time of this function call
- SPI module not configured for Slave mode
- The txSize value is zero

Otherwise it returns true.

#### **OPERATION**

Initially, input safety checks are performed (factors listed above). Then the TX FIFO buffer is loaded with data and the function is concluded.

#### NOTES

- Interrupts are temporarily disabled during the TX FIFO buffer loading
- If the NULL pointer is passed instead of txPtr, the SPI module transmits dummy TX data (value 0x00)

#### **LIMITATIONS**

The maximum amount of elements stored per function call depend on the data width configured - the 8/16/32-bit data frame will have a limit of 16/8/4 bytes per TX FIFO buffer.

### 6.13 SPI\_SlaveWrite()

#### **PROTOTYPE**

SPI\_SlaveRead(spiSfr, rxPtr)

#### **DESCRIPTION**

Reads data from the RX FIFO buffer when SPI module operates in Slave mode.

#### **PARAMETERS**

- **spiSfr** (SpiSfr\_t \*) a pointer to the base address of either of the available SPI modules
- **rxPtr** (*void* \*) a pointer to the memory address where the input RX data will be stored at

#### RETURNS

Returns false when either of the following is true:

- SPI base module address is incorrect
- SPI library is handling some other operation at the time of this function call
- SPI module not configured for Slave mode

Otherwise it returns true.

#### **OPERATION**

Initially, input safety checks are performed (factors listed above). Then the RX FIFO buffer is read and the function is concluded.

#### **NOTES**

The amount of reserved space at the rxPtr address should be the maximum RX FIFO buffer size (8/16/32-bit data frame results in 16/8/4 TX FIFO buffer size) if the size of the incoming packet is unknown

### LIMITATIONS

None.

A set of examples is provided to demonstrate a simple operation of an SPI module. Examples provide only the main operation related code. Other processes such as the start-up of an MCU, programming of the device configuration register, setting up other peripheral modules, and similar is not provided here.

### 7.1 Multi-packet 8-bit Master transmission

This example provides the code for setting up an SPI module for the Master mode which carries out an 8-bit data frame transmission with a polling-based function.

An SPI structure with required user-defined settings is defined, SPI module base address is set, and SPI module configuration function is called. One slave pin is used and is enabled prior to SPI transmission. Lastly, transmission begins soon after the function SPI\_MasterReadWrite() has been called. All the operations over SPI bus are executed within the scope of this function. This is why RX data is readily available for use immediately after this function is concluded.

```
/** Custom libs **/
  #include "Spi.h"
  int main(int argc, char** argv)
  {
5
     /* Master device SPI settings */
     SpiStandardConfig_t spiMasterConfig = {
7
        .pinSelect = {
8
            .sdiPin = SDI2_RPB13,
9
            .sdoPin = SDO2_RPB2,
10
            .ss1Pin = GPIO RPB10
11
12
        .isMasterEnabled = true,
13
         .frameWidth = SPI_WIDTH_8BIT,
14
        .clkMode = SPI_CLK_MODE_0,
15
```

```
.sckFreq = 10000000
16
17
     };
18
     /* SPI module base address set */
19
     SpiSfr_t *spiMasterSfr = &SPI2_MODULE;
20
21
     /* Configure SPI module */
22
     SPI_ConfigStandardModeSfr(spiMasterSfr, spiMasterConfig);
23
24
     /* Test data variables */
25
     uint8_t masterRxData[24] = {0};
26
     uint8_t masterTxData[24] = \{0xAB, 0x00, 0xCC, 0x00,
27
                                    0xFF, 0xAB, 0x12, 0x21,
28
                                    0xA0, 0x12, 0x00, 0xF1,
29
                                    0xAB, 0x00, 0xCC, 0x00,
30
                                    0xFF, 0xAB, 0x12, 0x21,
                                    0xA0, 0x12, 0x00, 0xF1};
32
33
     /* Configure which Slave will be addressed */
34
     SPI_EnableSsState(spiMasterConfig.pinSelect.ss1Pin);
35
36
     /* Polling-based SPI read and write */
37
     SPI_MasterReadWrite(spiMasterSfr, masterRxData, masterTxData, 24);
38
39
     while (1)
40
41
        /* Main program execution */
42
43
44
     return 0;
45
46
```

### 7.2 Multi-packet 32-bit Master transmission

This example provides the code for setting up an SPI module for the Master mode which carries out an 32-bit data frame transmission with a interrupt-based function.

Just like in previous case, an SPI structure and SPI\_2 module's base address is configured then passed into configuration function. In addition, the same steps are

taken for the SPI\_1 which is configured into Slave mode. Full TX FIFO buffer is loaded for the Slave module. Additional calls of the SPI\_SlaveWrite() function aren't executed to re-load TX FIFO buffer of the Slave module, since two SPI operations cannot be simultaneously in progress due to nature of this library. Yet, the TX FIFO buffer of the Slave module generates random data afterwards, which is okay for this test example. Further code enables the Slave module and SPI write operation is initiated. Since this is an interrupt-based operation, a valid RX data is checked via the SPI\_IsSpiBusy() function. RX data is available for use after the latter function returns false.

```
/** Custom libs **/
  #include "Spi.h"
3
 int main(int argc, char** argv)
5
     /* Slave device SPI settings */
6
     SpiStandardConfig_t spiSlaveConfig = {
         .pinSelect = {
            .sdiPin = SDI1_RPB8,
            .sdoPin = SDO1_RPB11,
10
            .ss1Pin = SS1_RPB7
11
        },
12
         .isMasterEnabled = false,
13
         .frameWidth = SPI_WIDTH_8BIT,
14
         .clkMode = SPI_CLK_MODE_0
15
     };
16
17
     /* Master device SPI settings */
     SpiStandardConfig_t spiMasterConfig = {
19
         .pinSelect = {
20
            .sdiPin = SDI2_RPB13,
21
            .sdoPin = SDO2_RPB2,
22
            .ss1Pin = GPIO_RPB10
23
        },
^{24}
         .isMasterEnabled = true,
25
         .frameWidth = SPI_WIDTH_8BIT,
26
         .clkMode = SPI_CLK_MODE_0,
         .sckFreq = 10000000
28
29
     };
30
```

```
/* SPI module base address set */
31
     SpiSfr_t *spiSlaveSfr = &SPI1_MODULE;
32
     SpiSfr_t *spiMasterSfr = &SPI2_MODULE;
33
34
     /* Configure both SPI modules */
35
     SPI_ConfigStandardModeSfr(spiSlaveSfr, spiSlaveConfig);
36
     SPI_ConfigStandardModeSfr(spiMasterSfr, spiMasterConfig);
38
     /* Test data variables */
39
     uint32_t masterRxData[24] = {0};
40
     uint32_t masterTxData[24] = {0xABACADAF, 0x00000000, 0xCCEEDDEE,
41
                                    0x00110011, 0xFFF1FFF1, 0xABCDEF00,
42
                                    0x12345678, 0x21314151, 0xA0A0A0A0,
43
                                    0x12BB32CC, 0x00000000, 0xF1EBC43A,
44
                                    0xABACADAF, 0x00000000, 0xCCEEDDEE,
45
                                    0x00110011, 0xFFF1FFF1, 0xABCDEF00,
                                    0x12345678, 0x21314151, 0xA0A0A0A0,
47
                                    0x12BB32CC, 0x00000000, 0xF1EBC43A};
48
     uint32_t slaveTxData[24] = {0xF1DE5210, 0x12AB49CF, 0xA0015CD7,
49
                                    0x12093472};
50
51
     /* Load Slave with data */
52
     SPI_SlaveWrite(spiSlaveSfr, slaveTxData, 4);
53
     /* Configure which Slave will be addressed */
     SPI_EnableSsState(spiMasterConfig.pinSelect.ss1Pin);
56
57
     /* Interrupt-based SPI write */
58
     SPI_MasterWrite(spiMasterSfr, masterRxData, masterTxData, 24);
59
60
     while (1)
61
62
        /* Main program execution */
        if( SPI_IsSpiBusy(spiMasterSfr) )
65
66
           /* RX data ready */
67
        }
68
     }
69
70
     return 0;
71
72
```

### 7.3 Multi-packet 32-bit Slave reception

This example provides the code for setting up an SPI module for the Slave mode which handles out an 32-bit data frame reception.

Configuration of the Slave module proceeds in the same manner as in the previous example. However the code executed as part of the main program allows the Slave module to continuously re-load the TX data and therefore respond with valid user-defined data.

A simple example is provided just to demonstrate a way the available Slave functions can be used. This program should either be executed on a separate MCU or via duplicate library.

```
/** Custom libs **/
  #include "Spi.h"
  int main(int argc, char** argv)
5
     /* Slave device SPI settings */
6
     SpiStandardConfig_t spiSlaveConfig = {
        .pinSelect = {
            .sdiPin = SDI1_RPB8,
9
            .sdoPin = SDO1_RPB11,
10
            .ss1Pin = SS1_RPB7
11
        },
12
        .isMasterEnabled = false,
13
        .frameWidth = SPI_WIDTH_8BIT,
14
        .clkMode = SPI_CLK_MODE_0
15
     };
16
     /* SPI module base address set */
18
     SpiSfr_t *spiSlaveSfr = &SPI1_MODULE;
19
20
     /* Configure SPI module */
21
     SPI_ConfigStandardModeSfr(spiSlaveSfr, spiSlaveConfig);
22
23
     /* Test data variables */
     uint32_t slaveRxData[24] = {0};
```

```
uint32_t slaveTxData[24] = {0xF1DE5210, 0x12AB49CF, 0xA0015CD7,
26
                                    0x12093472, 0x001100AB, 0xF344BDEF,
27
                                    0xEDC1B33A, 0x93A3B8CE, 0xFFF1FFF1,
28
                                    0xABCDEF00, 0x12345678, 0x21314151,
29
                                    0xF1DE5210, 0x12AB49CF, 0xA0015CD7,
30
                                    0x12093472, 0x001100AB, 0xF344BDEF,
                                    0xEDC1B33A, 0x93A3B8CE, 0xFFF1FFF1,
                                    0xABCDEF00, 0x12345678, 0x21314151};
33
34
     /* Load Slave with data */
35
     SPI_SlaveWrite(spiSlaveSfr, slaveTxData, 4);
36
37
     uint8_t ptrIncr = 1;
38
39
     /* Main program execution */
40
     while (1)
41
42
        IC_DisableInterrupts();
43
44
        /* Re-load Slave with data and read data */
45
        if( SPI_IsRxDone(spiSlaveSfr, 4) )
46
^{47}
           SPI_SlaveRead(spiSlaveSfr, slaveRxData + ptrIncr * 4);
48
           SPI_SlaveWrite(spiSlaveSfr, slaveTxData + ptrIncr * 4, 4);
49
50
51
           ptrIncr++;
        }
52
53
        IC_EnableInterrupts();
54
55
56
     return 0;
57
```

# A Time diagrams

This appendix provides additional information in form of time diagrams in regards to sample codes elaborated in the chapter (7).

### A.1 Master write with polling

The captured time diagram shown by the figure (A.1) demonstrates the results provided by sample code shown in the section (7.1). Uppermost channel shows the SCK signal which is followed by the MOSI and MISO signal. Lowermost channel shows the SS (CS) signal. Major events are notated by colored arrows and text.

Note that the ISR execution time is closely comparable with the execution time of transmitting one packet. This is because the frequencies  $f_{pbclk}$  and  $f_{sck}$  are set in ratio 4:1. The next example demonstrates 40:1 ratio where ISR timing is much less than packet transmitting which is desirable.



Figure A.1: Polling-based Master mode operation

### A.2 Master write with interrupts

The captured time diagram shown by the figure (A.2) demonstrates the results provided by sample code shown in the section (7.2). Uppermost channel shows the SCK signal which is followed by the MOSI and MISO signal. Lowermost channel shows the main program execution (pin toggling) and interruptions of it. Major events are notated by colored arrows and text.



Figure A.2: Interrupt-based Master mode operation

# B Revision history

### Revision 1.0 (November 2022)

This is the initial released version of this document.