



# **Digital Design Verification**

**Lab Manual # 42 – Creating YAPP Interface UVM** 

Name: Syed Mudassir Ali

Release: 1.0

Date: 6-Aug-2024

NUST Chip Design Centre (NCDC), Islamabad, Pakistan





**Copyrights** ©, NUST Chip Design Centre (NCDC). All Rights Reserved. This document is prepared by NCDC and is for intended recipients only. It is not allowed to copy, modify, distribute or share, in part or full, without the consent of NCDC officials.

# **Revision History**

| Revision<br>Number | Revision<br>Date | Revision<br>By | Nature<br>of<br>Revision | Approved<br>By |
|--------------------|------------------|----------------|--------------------------|----------------|
| 1.0                | 6/08/2024        | Amber Khan     | Complete Manual          | -              |





# **Contents**

| Contents                      | 2 |
|-------------------------------|---|
| Objective                     | 3 |
| Tools                         |   |
| Instructions for Lab Tasks    |   |
| Task 1: Creating a Simple UVC |   |
| Task 2: Using Factories       |   |





## **Objective**

The objectives of this lab are

- To the front end of a UVM Verification Component (UVC) and to explore the built-in phases of **uvm\_component**.
- To create verification components and data using factory methods, and to implement test classes using configurations.

### **Tools**

- SystemVerilog
- Cadence Xcelium

#### **Instructions for Lab Tasks**

The submission must follow the hierarchy below, with the folder named after the student (no spaces), and the file names exactly as listed below.

./student name lab10/

```
task1_uvc/
  - tb/
       - file.f
       top.sv
       - router_tb.sv
        router_test_lib.sv
    sv/
       - yapp_pkj.sv
       <sub>-</sub> yapp_packet.sv
       _yapp_tx_env.sv
       yapp_tx_agent.sv
       - yapp_tx_driver.sv
       yapp_tx_monitor.sv
        yapp_tx_sequencer.sv
       yapp_tx_seqs.sv
task2_factory/
   - tb/
        file.f
       - top.sv
        router tb.sv
       - router_test_lib.sv
    sv/
       - yapp_pkj.sv
        yapp_packet.sv
       - yapp_tx_env.sv
       - yapp_tx_agent.sv
       - yapp_tx_driver.sv
        yapp_tx_monitor.sv
        yapp_tx_sequencer.sv
        yapp_tx_seqs.sv
```





# Task 1: Creating a Simple UVC

You will be creating the driver, sequencer, monitor, agent and env for the UVC to drive the YAPP input port of the router. You will focus on the transmit (TX) agent for this task.

First - copy your files from task2\_test/ into task3\_uvc/, e.g., from the lab9 directory, type:

```
cp -R task2_test/* task3_uvc/
```

Work in the task3\_uvc/sv directory, implementing the UVC components.

#### Creating the UVC

- 2. Create the yapp\_tx\_driver in the file yapp\_tx\_driver.sv.
  - a. Use uvm\_driver as the base class and add a yapp\_packet type parameter.
  - b. Add a component utility macro and a component constructor.
  - c. Add a run\_phase() task. Use a forever loop to get and send packets, using the seq\_item\_port prefix to access the communication methods (get\_next\_item(), item\_done()).
  - d. Add a send\_to\_dut() task. For the moment, this task should just print the packet:
    - Add an `uvm\_info macro with a verbosity of UVM\_LOW.
    - Use the following code in the message portion of the macro (where <arg> is the argument name of the Send\_to\_dut()task):

```
$sformatf("Packet is \n%s", <arg>.sprint())
```

**Note:** sprint() creates the print string, but does not write it to the output.

- e. Add a #10ns delay in send\_to\_dut(). This will enable easier debugging.
- Create the yapp\_tx\_sequencer in the file, yapp\_tx\_sequencer.sv.
  - a. Use uvm\_sequencer as the base class and add a type parameter.
  - b. Add a component utility macro and a component constructor
- 4. Create the yapp\_tx\_monitor in the file yapp\_tx\_monitor.sv:
  - a. Extend from uvm\_monitor. Remember monitors do not have type parameters.
  - b. Add a component utility macro and a component constructor.
  - c. Add a run\_phase() task which displays a uvm\_info message of verbosity UVM\_LOW saying you are in the monitor.
- 5. Create the yapp\_tx\_agent in the file yapp\_tx\_agent.sv.
  - a. Extend from uvm\_agent. Remember agents do not have type parameters.
  - b. Add a component utility macro and a component constructor.
  - c. The agent will contain instances of the yapp\_tx\_monitor, yapp\_tx\_driver and yapp\_tx\_sequencer components. Declare handles for these and name them monitor, driver, and sequencer, respectively.
  - d. The agent contains a built-in is\_active flag (inherited from uvm\_agent) to control whether the agent is active or passive. It is initialized to UVM\_ACTIVE: // uvm\_active\_passive\_enum is\_active = UVM\_ACTIVE; Add a field macro for is\_active within the component utilities block and set flag to UVM\_ALL\_ON.
  - e. Add a build\_phase() method calling super.build\_phase(phase),





- f. In the build phase method, construct the driver, sequencer and monitor instances. Remember the monitor is always constructed, but the driver and sequencer are only constructed if the is\_active flag is set to UVM\_ACTIVE.
- g. Add a connect\_phase() method. Conditionally connect the seq\_item\_export of the sequencer and the seq\_item\_port of the driver, based on the is\_active flag.
- 6. Create and implement the UVC top level (yapp\_env) in the file yapp\_env.sv.
  - a. Extend from uvm\_env. Remember uvm\_env does not have type parameters.
  - b. Add a component utility macro and a component constructor.
  - c. Add a handle for the yapp\_tx\_agent\_class.
  - d. Construct the agent in a build\_phase() method. Remember to call super.build\_phase(phase) first.
  - 7. Edit the UVC package file, yapp\_pkg.sv in the task1\_uvc directory:
    - a. Add includes for all of the files you created for this lab, together with the supplied file yapp\_tx\_seqs.sv, in the correct order as follows:

```
import uvm_pkg::*;
include "uvm_macros.svh"

include "sv/yapp_packet.sv"
include "sv/yapp_tx_monitor.sv"
include "sv/yapp_tx_sequencer.sv"
include "sv/yapp_tx_seqs.sv"
include "sv/yapp_tx_driver.sv"
include "sv/yapp_tx_agent.sv"
include "sv/yapp_env.sv"
```

#### Instantiate the YAPP UVC

- 8. Modify the testbench (router\_tb.sv) to declare a handle for the YAPP UVC class
- 9. Create an instance of the handle in build\_phase().

#### **Checking the UVC Hierarchy**

- 10. In the task1\_uvc/tb directory, run a simulation using the base\_test test class:
  - a. Find the topology print.

Does the hierarchy match your expectations?

Answer: Yes

b. Use the topology print to find the full hierarchical pathname from your test class to your UVC sequencer (e.g., tb.yapp.agent.sequencer) and write it below.

#### Sequencer pathname: uvm\_test\_top.tb.yapp\_e.tx\_agent.sequencer

c. Use your topology to find the value of the is\_active property of the YAPP agent. What is the value of the is\_active variable when you printed the hierarchy?

Answer: UVM ACTIVE





#### **Output:**

UVM\_INFO @ 0: reporter [RNTST] Running test base\_test...
UVM\_INFO @ 0: reporter [UVMTOP] UVM testbench topology:

| Name              | Туре                             | Size | Value      |
|-------------------|----------------------------------|------|------------|
| uvm_test_top      | base_test                        | _    | @2629      |
| tb                | router_tb                        | -    | @2692      |
| yapp_e            | yapp_env                         | -    | @2724      |
| tx_agent          | yapp_tx_agent                    | -    | @2756      |
| driver            | yapp_tx_driver                   | -    | @3428      |
| rsp_port          | uvm_analysis_port                | -    | @3527      |
| seq_item_port     | uvm_seq_item_pull_port           | -    | @3478      |
| monitor           | <pre>yapp_tx_monitor</pre>       | -    | @3507      |
| sequencer         | yapp_tx_sequencer                | -    | @2789      |
| rsp_export        | uvm_analysis_export              | -    | @2847      |
| seq_item_export   | <pre>uvm_seq_item_pull_imp</pre> | -    | @3397      |
| arbitration_queue | array                            | 0    | _          |
| lock_queue        | array                            | 0    | -          |
| num_last_reqs     | integral                         | 32   | 'd1        |
| num_last_rsps     | integral                         | 32   | 'd1        |
| is_active         | uvm_active_passive_enum          | 1    | UVM_ACTIVE |

UVM\_INFO ../tb/yapp\_tx\_monitor.sv(8) @ 0:
uvm\_test\_top.tb.yapp\_e.tx\_agent.monitor [yapp\_tx\_monitor] Now in the Monitor
run\_phase

--- UVM Report catcher Summary ---

```
Number of demoted UVM_FATAL reports : 0
Number of demoted UVM_ERROR reports : 0
Number of demoted UVM_WARNING reports: 0
Number of caught UVM_FATAL reports : 0
Number of caught UVM_ERROR reports : 0
Number of caught UVM_WARNING reports : 0
```

--- UVM Report Summary ---

\*\* Report counts by severity
UVM\_INFO: 3
UVM\_WARNING: 0
UVM\_ERROR: 0
UVM\_FATAL: 0
\*\* Report counts by id
[RNTST] 1
[UVMTOP] 1
[yapp\_tx\_monitor] 1





#### **Running a Simple Sequence**

11. Open the file sv/yapp\_tx\_seqs.sv and find the sequence yapp\_5\_packets, which generates five randomized YAPP packets.

In the comment block of this sequence is a test class configuration template to set a UVC sequencer to execute this sequence.

- a. Copy this code and paste it into the build phase method of the base\_test class in tb/router\_test\_lib.sv, before the construction of the testbench handle.
- b. **Edit** the configuration code to replace **<path>** with the hierarchical pathname to your sequencer from the test class as recorded above.

Note: We will work on sequences and configurations in later labs in detail.

12. Run a simulation using the base\_test\_test\_class:

Your UVC should now generate and print YAPP packets. Check the correct number of packets are printed and every packet field is printed.

13. Add the following compilation option to the end of you command line:

+SVSEED=random

This sets a random value for the initial randomization seed of the simulation. Re-run the Simulation(**do not recompile**) and you should see different packet data. The simulator reports the actual seed used for each simulation in the simulation log file.

14. Add a start\_of\_simulation\_phase() method to your sequencer, driver, monitor, agent, environment and testbench components.

The method should simply report a message indicating in the component from which the method is called (use `uvm\_info with a verbosity of UVM\_HIGH).

**Hint:** You can write a generic method which uses get\_type\_name() to print the component name, add string "Running Simulation ..." etc, then copy this generic method into every component.

15. Run a simulation with base\_test and check which start\_of\_simulation\_phase()

method was called first. Which is called last?

Why?

The driver was called first and the tb was called last.

You will need to set the right +UVM\_VERBOSITY option to see the phase method messages.





# **Task 2: Using Factories**

For this lab, you will modify our existing files to use factory methods, and explore the benefits of configurations.

#### **Using the Factory**

The first step is to use the factory methods to allow configuration and test control from above without changing the sub-components.

1. First – copy your YAPP files from task1\_uvc/ into task2\_factory/, e.g., from the lab10 directory, type:

```
cp -R task1_uvc/* task2_factory/
Work in the task2_factory directory.
```

- 1. Make sure you are using factory method create() and not the new() constructor calls in the build\_phase().
- 2. In the router\_test\_lib.sv file, modify base\_test as follows:
  - a. Add a check\_phase() phase method which contains the following call: check\_config\_usage();

This will help debug configuration errors by reporting any unmatched settings.

- b. Add the following line to build\_phase() to enable transaction recording: uvm\_config\_int::set( this, "\*", "recording\_detail", 1);
- 3. Create a new short packet test as follows:
  - a. Define a new packet type, short\_yapp\_packet, which extends from yapp\_packet. Add this subclass definition to the end of your SV/yapp\_packet.SV file.
  - b. Add an object constructor and utility macro.
  - c. Add a constraint in short\_yapp\_packet to limit packet length to less than 15.
  - d. Add a constraint in short\_yapp\_packet to exclude an address value of 2.
  - e. Define a new test, short\_packet\_test, in the file router\_test\_lib.sv. Extend this from base test.
  - f. In the build\_phase() method of short\_packet\_test, use a set\_type\_override method to change the packet type to short\_yapp\_packet.
  - g. Run the simulation using the new test, (+UVM\_TESTNAME=short\_packet\_test), and check the correct packet type is created.
- 4. Create a new configuration test in the file router\_test\_lib.sv.
  - a. Define a new test, Set\_config\_test, which extends from base\_test.
  - b. In the build\_phase() method, use a configuration method to set the is\_active property of the YAPP TX agent to UVM\_PASSIVE. Remember to call the configuration method before building the yapp\_env instance.
  - c. Run a simulation using the set\_config\_test test class (UVM\_TESTNAME=set\_config\_test) and check the topology print to ensure your design is correctly configured.

**NOTE:** I am unable to get it to passive and have double and trippled checked the syntax and the placing of the statement:

```
uvm_config_db#(uvm_active_passive_enum)::set(null,
"uvm_test_top.tb.yapp_e.tx_agent", "is_active", UVM_PASSIVE);
```





However with the uvm\_config\_int, the same statement works and the driver and monitor is not created:

uvm\_config\_int::set(null, "uvm\_test\_top.tb.yapp\_e.tx\_agent", "is\_active",
UVM\_PASSIVE);

d. You should get a configuration usage report from check\_config\_usage(). Why do you get this?

Answer: I am not getting any output from check config usage(). I dont know why. I have been trying to debug the issue but am unable to.

Although the configuration report maybe expected, it is good practice to minimize the number of reports where possible.

Edit your test classes so that no configuration mismatch messages are reported, but all tests still work as required. Check your changes in simulation.