



# Siemens EDA Academy of Excellence FPGA Course

## Final Project

# Design and implementation of Matrix Multiplier on FPGA

Supervised by: Dr / Ihab Adly

# **Team Names** (Group 4)

Mohamed Sayed Mohamed Abdullah Rajab Ahmed Yasser

*Date: 4/10/2021* 

Our project is about designing matrix multiplier using three different methods:

- Using FSMD (Finite State Machine with Data path)
- On NIOS processor
- On Cortex-M0 Processor

Hardware Tools we used: FPGA DEO-Nano kit.

Software Tools we used: Visual Studio Code, Modelsim, Quartus 18.1, Keil uVision 5

## First: Matrix Multiplication using FSMD

First we needed to think on how the matrix multiplier works, so we made a flow chart for it, and then we translated this flow chart to C code. Then we identified all the states we needed to build a design for this code, and started to write all outputs from each state and state transitions, and last we started to build the design and put all the blocks we needed and write the code.

**pseudo code:** (code that we made our ideas from)

```
1  for(i=0;i<r;i++)
2  {
3     for(j=0;j<c;j++)
4     {
5         mul[i][j]=0;
6         for(k=0;k<c;k++)
7         {
8         mul[i][j]+=a[i][k]*b[k][j];
9         }
10     }
11  }
12</pre>
```

We have three loops to loop on all elements in every row and column in the two input matrices then started to multiply, add and store the final result in another matrix.

We made two designs to perform the required function correctly.

## Design 1: (based on the pseudo code)



## For *Data Path* we have 6 main blocks:

- ROM\_A,ROM\_B to store the input matrices.
- Multiplier and Adder to perform the needed multiplications and additions.
- ROM\_out,Reg\_out to store the results in another matrix and display it on lads on FPGA.

## For *Controller*: (FSM)

It controls the data path by sending the signals and ensuring that the states are performed at the required time.

- I,J,K: to indexing the 3 matrices (addresses signals).
- Id: to allow ROM\_out to store the result.

- operate: to allow ROM\_out to output the result stored to add it with the multiplication result.
- done: output signals to inform the user that the output multiplication is ready.

And there's "start" signal to allow the output to be displayed on the leds. (We can connect it to a push button or a switch).

### From DEO-Nano User Manual:

We will see that we have two buttons and both are active low, so we must put that in consideration when we put the "reset" and "start".

We have 8 leds only so we can't show a number with size greater than 7 bit if we put a led for "done" signal, or a size greater than 8 bit if we don't output the "done" signal.

Clock frequency is 50MHz so we can't show the output with that frequency and we will need a delay or a clock divider to make the outputs to be observed.

## RTL CODE: (USING VERILOG)

#### <u>First:Datapath code</u>





We stored the input data in a .mem file to make it easy to change it without opening the RTL modules.

```
module ROM_B(clk,rst,j,k,out);
F ROM_A.v
                                                   input clk ,rst;
     module ROM_A(clk,rst,i,k,out);
                                                   input [1:0] j,k;
     input clk ,rst;
                                                   output reg [2:0] out;
     input [1:0] i,k;
     output reg [2:0] out;
                                                   reg[2:0] ram[0:8];
     reg[2:0] ram[0:8];
                                                   always@(posedge clk)
     always@(posedge clk)
                                                        begin
         begin
                                                            if (!rst)
             if (!rst)
                                                                begin
                 begin
                                              10
                                                                     out<=0;
                     out<=0;
                                              11
11
                 end
                                              12
                                                                     case({k,j})
12
              case({i,k})
                                              13
                                                                4'b0000:
                                                                             out<=ram[0];
                 4'b0000:
                              out<=ram[0];
                                              14
                                                                4'b0001:
                                                                             out<=ram[1];
                 4'b0001:
                              out<=ram[1];
                                              15
                                                                4'b0010:
                                                                             out<=ram[2];
```

We made a ROM for matrix A and addressed by inputs i,k, and another ROM for matrix B and addressed by inputs k,j, and concatenate the 2 inputs i,k and k,j to perform the required row and column.

We assumed that the input is 3 bit so the maximum size of output can be 8 bit.

```
module MUL(in1,in2,out);
input [2:0] in1,in2;
output [5:0] out;
```

Then the multiplier is 3 bit input, 6 bit output.

```
1 module adder(in1,in2,out);
2
3 input [5:0] in1;
4 input [6:0] in2;
5 output [7:0] out;
```

The output of the multiplier is the first input of the adder, the output from ROM\_out can reach 7 bit so we modified the size and the output of the adder can reach to 8 bit (maximum width).

<u>MEM\_OUT:</u> it's a register file with size of 9 registers with width 8 bit, and we modify it to work as a matrix by indexing it with two input signals i, j to work as the number of rows and columns.

And input signals from FSM "operate","Id","done" to operate addition, store the result and display it.

The problem we faced is that we work with frequency 50MHz so we can't notice the output, so we made a simple clock divider (counter) to slow down the result, with a "start" signal from a pushbutton to go to the next element in the result.

#### **Second: CONTROLLER CODE**

We have 8 states to operate the function correctly, we can reduce them to make the result be ready faster but we work on high frequency so it's okay.



We connected the output result to 7 leds and the last led is for the "done" signal, start and reset to the active low push buttons, clk to the internal clock of the kit.

## **Resources Results**



## **Simulation Results**

## Functional Simulation:



The result of the multiplication is correct and the next result is shown only when the start signal is activated.

It took a period of <u>1820 ns</u> to make the nine elements be ready with clock period =20ns, that means it took <u>91 clock cycles</u>, that's why we didn't put a clock divider for the global clock and slow the whole system as it will take much time to display the first element.

## **Time Simulation:**



Time simulation works fine also, and the first output appears after 1820 ns (91 clock cycles).

<u>Design 2</u>: (based on pipelining) Reg\_x Reg\_y Reg\_mux 0 mux 1 mul\_ld Reg\_d d\_o Matrix\_mul count 28bit rst clk Matrix\_mul\_1ns 50MHZ

This design is optimization of the first design, it allows multiple elements to be executed in the same time using pipelining, i.e. when first element is in add state the second element will be on multiplication state and so on.

#### **Resources Results**



## **Simulation Results**



Here first element is shown after 165ns only with clock period 20ns, that means first element is shown after 8 clock cycles only, and that's faster than the first design but it's longer and complicated so we can have many issues inside and it will be difficult to trace it.

All we need now is to test the two designs on FPGA

**Note:** We tested the two designs on FPGA and **BOTH WORKED!** 

## **Matrix Multiplication on NIOS processor**

<u>"SOC-NIOS" processor architecture:</u>



First to design nios using quartus: tools/platform designer



Then started configuration: for memory we created data memory and instruction memory (RAM, ROM), JTAG, TIMER, GPIO, system-id, global clock and global reset and connected them together as shown in figure.



We created the memory and the main peripherals (JTAG-UART, TIMER, GPIO).

#### Resources Results:



Then we move on to *Nios || software build tool for Eclipse* to build c code of matrix multiplication.

## From Eclipse:

• Create new file:



• Write C code:

By using PIO peripheral [IOWR\_ALTERA\_AVALON\_PIO\_DATA(base, data)] with address [PIO 0 BASE 0x21020].

```
39 #define Rl 3
                            // number of rows in Matrix-1
40
   #define Cl 3
                           // number of columns in Matrix-1
41
   #define R2 3
                           // number of rows in Matrix-2
42 #define C2 3
                           // number of columns in Matrix-2
43 #define delay 2000000
45 void mulMat(int matl[][C1], int mat2[][C2]) {
       int rslt[R1][C2];
47
       printf( "Multiplication of two matrices is:\n" );
48 //
49
50
       for (int i = 0; i < R1; i++) {
           for (int j = 0; j < C2; j++) {
51
52
                rslt[i][j] = 0;
53
54
               for (int k = 0; k < R2; k++) {
55
                   rslt[i][j] += matl[i][k] * mat2[k][j];
56
57
58
               IOWR_ALTERA_AVALON_PIO_DATA(0x21020, rslt[i][j]);
59
               for (int d=0; d<delay; d++);
60
           }
61
62
       }
```

• Build the c code then create .hex file [soc\_nios\_onchip\_memory2\_0.hex]:



Then copy it to soc\_nios simulation then we create **soc\_nios.vhd**.

```
entity soc_nios_fpga is
 port (clk,rst: in std_logic;
      leds: out std_logic_vector(7 downto 0));
end soc_nios_fpga ;
architecture struct of soc_nios_fpga is
  component soc nios is
     port (
        clk_clk : in std_logic
reset_reset_n : in std_logic
                                                              := 'X'; -- clk
        pio_0_external_connection_export : out std_logic_vector(7 downto 0)
  end component soc nios;
     u0 : component soc_nios
      port map (
        clk clk
                                   => clk, --
        reset_reset_n
                                   => rst, --
```

Then by using modelsim to simulation by using this command:

**Vsim -do .\msim\_setup.tcl** to show number of cycles.

```
PS E:\engineering\siemens\vs_code\projects\lab6> cd .\quartus\soc_nios\soc_nios\simulation\mentor\
PS E:\engineering\siemens\vs_code\projects\lab6\quartus\soc_nios\soc_nios\simulation\mentor> vsim -do .\msim_setup.tcl
```

We write three commands on the transcript: dev\_com, com, elab Then define clock and reset:

```
force -freeze sim:/soc_nios/clk_clk 1 0, 0 {10000 ps} -r 20000
force -freeze sim:/soc_nios/reset_reset_n 1 0
force -freeze sim:/soc_nios/reset_reset_n 0 5000
force -freeze sim:/soc_nios/reset_reset_n 1 10000
```

Than start simulation for 30ns.

## **Simulation Results**



First output is shown after 3.32242ms that means 166121 clock cycles, and it took a period of 42.04 us that mean 2102 clock cycles.

The 9 numbers will be displayed in a period of 294.25 us (14714 clock cycles).

So we need to add delay to make it easy to observe.

We added a loop counts to 1000 and it added 1ms delay so if we added a loop to count to 1000000 it will add a delay of 1 sec, and then it will be easy to be observed on FPGA.

## Matrix Multiplication on Cortex-M0 processor

## **Cortex\_m0 simulation:**

• Description:

To multiply two matrices of size 3 by 3 and then print the answer.

#### • Tools:

- 1. We use KEIL micro vision 5 to implement the HDL language of the Cortex mo processor that takes the hex version of our software code.
- 2. We use modelsim altera to simulate the RTL design from KEIL Tool.

#### • Resources:



#### • Code:

```
#ifdef CORTEX_M0
#ifdef CORTEX MOPLUS
int main (void)
{
     int x[3][3] = \{\{3,0,1\},\{2,3,4\},\{5,7,1\}\};
int y[3][3] = \{\{1,3,2\},\{4,7,2\},\{1,0,6\}\};
     int z[3][3], t[3];
     int i,j,k;
     CMSDK_GPIO0->OUTENABLESET = 0xfffff;
     for(j=0;j<=2;j++)
          for(k=0;k<=2;k++)
               for(i=0;i<=2;i++)
                t[i] = x[j][i] * y[i][k];
          z[j][k] = t[0] +t[1] +t[2];
     for(i=0; i<=2; i++)
    for(j=0;j<=2;j++)
               CMSDK_GPIO0 \rightarrow DATA = z[i][j];
               for(k=0;k<=100000000;k++) {}
```

## • simulation:



```
VSIM 2> run -all
# 47370 ns UART: start of simulation
# 74030 ns UART: 4
# 86110 ns UART: 9
# 99890 ns UART: 12
# 113830 ns UART: 18
# 127610 ns UART: 27
# 141390 ns UART: 34
# 155330 ns UART: 34
# 169110 ns UART: 64
# 182890 ns UART: 30
# 217950 ns UART: ** end of simulat
# 220130 ns UART: Test Ended
```

#### **From simulation**

The processing time from start until displaying the first output is 74030 ns (where the clock period is 20 ns) so it takes about 3701 clock cycle.