

# PIC16F84A

## 18-pin Enhanced FLASH/EEPROM 8-Bit Microcontroller

#### **High Performance RISC CPU Features:**

- · Only 35 single word instructions to learn
- All instructions single-cycle except for program branches which are two-cycle
- Operating speed: DC 20 MHz clock input DC - 200 ns instruction cycle
- 1024 words of program memory
- · 68 bytes of Data RAM
- · 64 bytes of Data EEPROM
- 14-bit wide instruction words
- · 8-bit wide data bytes
- 15 Special Function Hardware registers
- · Eight-level deep hardware stack
- · Direct, indirect and relative addressing modes
- Four interrupt sources:
  - External RB0/INT pin
  - TMR0 timer overflow
  - PORTB<7:4> interrupt-on-change
  - Data EEPROM write complete

#### **Peripheral Features:**

- 13 I/O pins with individual direction control
- · High current sink/source for direct LED drive
  - 25 mA sink max. per pin
  - 25 mA source max. per pin
- TMR0: 8-bit timer/counter with 8-bit programmable prescaler

#### **Special Microcontroller Features:**

- 10,000 erase/write cycles *Enhanced* FLASH Program memory typical
- 10,000,000 typical erase/write cycles EEPROM Data memory typical
- EEPROM Data Retention > 40 years
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) via two pins
- Power-on Reset (POR), Power-up Timer (PWRT), Oscillator Start-up Timer (OST)
- Watchdog Timer (WDT) with its own On-Chip RC Oscillator for reliable operation
- Code protection
- · Power saving SLEEP mode
- · Selectable oscillator options

#### Pin Diagrams





# CMOS Enhanced FLASH/EEPROM Technology:

- · Low power, high speed technology
- · Fully static design
- Wide operating voltage range:
  - Commercial: 2.0V to 5.5V
  - Industrial: 2.0V to 5.5V
- · Low power consumption:
  - < 2 mA typical @ 5V, 4 MHz
  - 15 μA typical @ 2V, 32 kHz
  - < 0.5 μA typical standby current @ 2V

#### 1.0 DEVICE OVERVIEW

This document contains device specific information for the operation of the PIC16F84A device. Additional information may be found in the PICmicro™ Mid-Range Reference Manual, (DS33023), which may be downloaded from the Microchip website. The Reference Manual should be considered a complementary document to this data sheet, and is highly recommended reading for a better understanding of the device architecture and operation of the peripheral modules.

The PIC16F84A belongs to the mid-range family of the PICmicro<sup>®</sup> microcontroller devices. A block diagram of the device is shown in Figure 1-1.

The program memory contains 1K words, which translates to 1024 instructions, since each 14-bit program memory word is the same width as each device instruction. The data memory (RAM) contains 68 bytes. Data EEPROM is 64 bytes.

There are also 13 I/O pins that are user-configured on a pin-to-pin basis. Some pins are multiplexed with other device functions. These functions include:

- External interrupt
- · Change on PORTB interrupt
- · Timer0 clock input

Table 1-1 details the pinout of the device with descriptions and details for each pin.

FIGURE 1-1: PIC16F84A BLOCK DIAGRAM



#### 2.0 MEMORY ORGANIZATION

There are two memory blocks in the PIC16F84A. These are the program memory and the data memory. Each block has its own bus, so that access to each block can occur during the same oscillator cycle.

The data memory can further be broken down into the general purpose RAM and the Special Function Registers (SFRs). The operation of the SFRs that control the "core" are described here. The SFRs used to control the peripheral modules are described in the section discussing each individual peripheral module.

The data memory area also contains the data EEPROM memory. This memory is not directly mapped into the data memory, but is indirectly mapped. That is, an indirect address pointer specifies the address of the data EEPROM memory to read/write. The 64 bytes of data EEPROM memory have the address range 0h-3Fh. More details on the EEPROM memory can be found in Section 3.0.

Additional information on device memory may be found in the PICmicro<sup>™</sup> Mid-Range Reference Manual, (DS33023).

#### 2.1 Program Memory Organization

The PIC16FXX has a 13-bit program counter capable of addressing an 8K x 14 program memory space. For the PIC16F84A, the first 1K x 14 (0000h-03FFh) are physically implemented (Figure 2-1). Accessing a location above the physically implemented address will cause a wraparound. For example, for locations 20h, 420h, 820h, C20h, 1020h, 1420h, 1820h, and 1C20h, the instruction will be the same.

The RESET vector is at 0000h and the interrupt vector is at 0004h.

FIGURE 2-1: PROGRAM MEMORY MAP AND STACK - PIC16F84A



#### 2.2 Data Memory Organization

The data memory is partitioned into two areas. The first is the Special Function Registers (SFR) area, while the second is the General Purpose Registers (GPR) area. The SFRs control the operation of the device.

Portions of data memory are banked. This is for both the SFR area and the GPR area. The GPR area is banked to allow greater than 116 bytes of general purpose RAM. The banked areas of the SFR are for the registers that control the peripheral functions. Banking requires the use of control bits for bank selection. These control bits are located in the STATUS Register. Figure 2-2 shows the data memory map organization.

Instructions MOVWF and MOVF can move values from the W register to any location in the register file ("F"), and vice-versa.

The entire data memory can be accessed either directly using the absolute address of each register file or indirectly through the File Select Register (FSR) (Section 2.5). Indirect addressing uses the present value of the RP0 bit for access into the banked areas of data memory.

Data memory is partitioned into two banks which contain the general purpose registers and the special function registers. Bank 0 is selected by clearing the RP0 bit (STATUS<5>). Setting the RP0 bit selects Bank 1. Each Bank extends up to 7Fh (128 bytes). The first twelve locations of each Bank are reserved for the Special Function Registers. The remainder are General Purpose Registers, implemented as static RAM.

### 2.2.1 GENERAL PURPOSE REGISTER FILE

Each General Purpose Register (GPR) is 8-bits wide and is accessed either directly or indirectly through the FSR (Section 2.5).

The GPR addresses in Bank 1 are mapped to addresses in Bank 0. As an example, addressing location 0Ch or 8Ch will access the same GPR.

FIGURE 2-2: REGISTER FILE MAP - PIC16F84A

| File Address File Address                          |                    |                               |            |  |  |  |  |  |
|----------------------------------------------------|--------------------|-------------------------------|------------|--|--|--|--|--|
| 00h                                                | Indirect addr. (1) | Indirect addr. <sup>(1)</sup> | 80h        |  |  |  |  |  |
| 01h                                                | TMR0               | OPTION_REG                    | 81h        |  |  |  |  |  |
| 02h                                                | PCL                | PCL                           | 82h        |  |  |  |  |  |
| 03h                                                | STATUS             | STATUS                        | 83h        |  |  |  |  |  |
| 04h                                                | FSR                | FSR                           | 84h        |  |  |  |  |  |
| 05h                                                | PORTA              | TRISA                         | 85h        |  |  |  |  |  |
| 06h                                                | PORTB              | TRISB                         | 86h        |  |  |  |  |  |
| 07h                                                | _                  | _                             | 87h        |  |  |  |  |  |
| 08h                                                | EEDATA             | EECON1                        | 88h        |  |  |  |  |  |
| 09h                                                | EEADR              | EECON2 <sup>(1)</sup>         | 89h        |  |  |  |  |  |
| 0Ah                                                | PCLATH             | PCLATH                        | 8Ah        |  |  |  |  |  |
| 0Bh                                                | INTCON             | INTCON                        | 8Bh        |  |  |  |  |  |
| 0Ch                                                |                    |                               | 8Ch        |  |  |  |  |  |
| General Mapped (accesses) Registers (SRAM)         |                    |                               |            |  |  |  |  |  |
| 4Fh<br>50h                                         |                    |                               | CFh<br>D0h |  |  |  |  |  |
| 7Fh                                                |                    |                               | FFh        |  |  |  |  |  |
| Bank 0 Bank 1                                      |                    |                               |            |  |  |  |  |  |
| ☐ Unimplemented data memory location, read as '0'. |                    |                               |            |  |  |  |  |  |
| Note 1: Not a physical register                    |                    |                               |            |  |  |  |  |  |

Note 1: Not a physical register.

#### 2.3 Special Function Registers

The Special Function Registers (Figure 2-2 and Table 2-1) are used by the CPU and Peripheral functions to control the device operation. These registers are static RAM.

The special function registers can be classified into two sets, core and peripheral. Those associated with the core functions are described in this section. Those related to the operation of the peripheral features are described in the section for that specific feature.

TABLE 2-1: SPECIAL FUNCTION REGISTER FILE SUMMARY

| Addr | Name                  | Bit 7                                                                 | Bit 6                                                      | Bit 5      | Bit 4                                                  | Bit 3        | Bit 2      | Bit 1     | Bit 0     | Value on<br>Power-on<br>RESET | Details<br>on page |
|------|-----------------------|-----------------------------------------------------------------------|------------------------------------------------------------|------------|--------------------------------------------------------|--------------|------------|-----------|-----------|-------------------------------|--------------------|
| Bank | Bank 0                |                                                                       |                                                            |            |                                                        |              |            |           |           |                               |                    |
| 00h  | INDF                  | Uses cor                                                              | ntents of FSI                                              | R to addre | ss Data Mem                                            | ory (not a p | hysical re | gister)   |           |                               | 11                 |
| 01h  | TMR0                  | 8-bit Real-Time Clock/Counter                                         |                                                            |            |                                                        |              |            |           | xxxx xxxx | 20                            |                    |
| 02h  | PCL                   | Low Order 8 bits of the Program Counter (PC)                          |                                                            |            |                                                        |              |            |           | 0000 0000 | 11                            |                    |
| 03h  | STATUS <sup>(2)</sup> | IRP                                                                   | RP1                                                        | RP0        | TO                                                     | PD           | Z          | DC        | С         | 0001 1xxx                     | 8                  |
| 04h  | FSR                   | Indirect D                                                            | Data Memor                                                 | y Address  | Pointer 0                                              | L            |            |           | I.        | xxxx xxxx                     | 11                 |
| 05h  | PORTA <sup>(4)</sup>  | _                                                                     | _                                                          | _          | RA4/T0CKI                                              | RA3          | RA2        | RA1       | RA0       | x xxxx                        | 16                 |
| 06h  | PORTB <sup>(5)</sup>  | RB7                                                                   | RB6                                                        | RB5        | RB4                                                    | RB3          | RB2        | RB1       | RB0/INT   | xxxx xxxx                     | 18                 |
| 07h  | _                     | Unimpler                                                              | mented loca                                                | tion, read | as '0'                                                 |              |            |           |           | _                             | _                  |
| 08h  | EEDATA                | EEPROM Data Register                                                  |                                                            |            |                                                        |              |            | xxxx xxxx | 13,14     |                               |                    |
| 09h  | EEADR                 | EEPROM Address Register                                               |                                                            |            |                                                        |              |            | xxxx xxxx | 13,14     |                               |                    |
| 0Ah  | PCLATH                | _                                                                     | — — Write Buffer for upper 5 bits of the PC <sup>(1)</sup> |            |                                                        |              |            |           | 0 0000    | 11                            |                    |
| 0Bh  | INTCON                | GIE                                                                   | EEIE                                                       | TOIE       | INTE                                                   | RBIE         | TOIF       | INTF      | RBIF      | 0000 000x                     | 10                 |
| Bank | Bank 1                |                                                                       |                                                            |            |                                                        |              |            |           |           |                               |                    |
| 80h  | INDF                  | Uses Contents of FSR to address Data Memory (not a physical register) |                                                            |            |                                                        |              |            |           | 11        |                               |                    |
| 81h  | OPTION_REG            | RBPU                                                                  | INTEDG                                                     | T0CS       | T0SE                                                   | PSA          | PS2        | PS1       | PS0       | 1111 1111                     | 9                  |
| 82h  | PCL                   | Low orde                                                              | ow order 8 bits of Program Counter (PC)                    |            |                                                        |              |            |           | 0000 0000 | 11                            |                    |
| 83h  | STATUS <sup>(2)</sup> | IRP                                                                   | RP1                                                        | RP0        | TO                                                     | PD           | Z          | DC        | С         | 0001 1xxx                     | 8                  |
| 84h  | FSR                   | Indirect data memory address pointer 0                                |                                                            |            |                                                        |              |            | xxxx xxxx | 11        |                               |                    |
| 85h  | TRISA                 | PORTA Data Direction Register                                         |                                                            |            |                                                        |              |            | 1 1111    | 16        |                               |                    |
| 86h  | TRISB                 | PORTB Data Direction Register                                         |                                                            |            |                                                        |              |            | 1111 1111 | 18        |                               |                    |
| 87h  | _                     | Unimplemented location, read as '0'                                   |                                                            |            |                                                        |              |            | _         | _         |                               |                    |
| 88h  | EECON1                | _                                                                     | _                                                          | _          | EEIF                                                   | WRERR        | WREN       | WR        | RD        | 0 x000                        | 13                 |
| 89h  | EECON2                | EEPROM Control Register 2 (not a physical register)                   |                                                            |            |                                                        |              |            |           | 14        |                               |                    |
| 0Ah  | PCLATH                | _                                                                     | _                                                          | _          | Write buffer for upper 5 bits of the PC <sup>(1)</sup> |              |            |           |           | 0 0000                        | 11                 |
| 0Bh  | INTCON                | GIE                                                                   | EEIE                                                       | TOIE       | INTE                                                   | RBIE         | TOIF       | INTF      | RBIF      | 0000 000x                     | 10                 |

 $\label{eq:local_equation} \textbf{Legend:} \quad \textbf{x} = \textbf{unknown}, \ \textbf{u} = \textbf{unchanged.} \ \textbf{-} = \textbf{unimplemented}, \ \textbf{read as '0'}, \ \textbf{q} = \textbf{value depends on condition}$ 

- Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a slave register for PC<12:8>. The contents of PCLATH can be transferred to the upper byte of the program counter, but the contents of PC<12:8> are never transferred to PCLATH.
  - 2: The TO and PD status bits in the STATUS register are not affected by a MCLR Reset.
  - 3: Other (non power-up) RESETS include: external RESET through MCLR and the Watchdog Timer Reset.
  - **4:** On any device RESET, these pins are configured as inputs.
  - 5: This is the value that will be in the port output latch.

#### 2.3.1 STATUS REGISTER

The STATUS register contains the arithmetic status of the ALU, the RESET status and the bank select bit for data memory.

As with any register, the STATUS register can be the destination for any instruction. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to device logic. Furthermore, the  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged).

Only the BCF, BSF, SWAPF and MOVWF instructions should be used to alter the STATUS register (Table 7-2), because these instructions do not affect any status bit.

- Note 1: The IRP and RP1 bits (STATUS<7:6>)
  are not used by the PIC16F84A and should be programmed as cleared. Use of these bits as general purpose R/W bits is NOT recommended, since this may affect upward compatibility with future products.
  - 2: The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.
  - **3:** When the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. The specified bit(s) will be updated according to device logic

#### REGISTER 2-1: STATUS REGISTER (ADDRESS 03h, 83h)

| R/W-0 | R/W-0 | R/W-0 | R-1 | R-1 | R/W-x | R/W-x | R/W-x |   |
|-------|-------|-------|-----|-----|-------|-------|-------|---|
| IRP   | RP1   | RP0   | TO  | PD  | Z     | DC    | С     |   |
| bit 7 |       |       |     |     |       |       | bit 0 | - |

| bit 7-6 <b>Unimplemented:</b> Maintain as '0' |
|-----------------------------------------------|
|-----------------------------------------------|

bit 5 RP0: Register Bank Select bits (used for direct addressing)

01 = Bank 1 (80h - FFh)

00 = Bank 0 (00h - 7Fh)

bit 4 **TO**: Time-out bit

1 = After power-up, CLRWDT instruction, or SLEEP instruction

0 = A WDT time-out occurred

bit 3 **PD**: Power-down bit

1 = After power-up or by the CLRWDT instruction

0 = By execution of the SLEEP instruction

bit 2 Z: Zero bit

1 = The result of an arithmetic or logic operation is zero

0 = The result of an arithmetic or logic operation is not zero

bit 1 DC: Digit carry/borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions) (for borrow, the polarity is reversed)

1 = A carry-out from the 4th low order bit of the result occurred

0 = No carry-out from the 4th low order bit of the result

1 = A carry-out from the Most Significant bit of the result occurred

0 = No carry-out from the Most Significant bit of the result occurred

**Note:** A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high or low order bit of the source register.

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |