Technical Note 15

## **SPI Interface Specification**



### **OBJECTIVE**

This document specifies the Serial Peripheral Interface (SPI) that is used in the SCA61T, SCA100T, SCA103T, SCA1000, and SCA1020 –series sensors.

#### THE SPI INTERFACE

A Serial Peripheral Interface (SPI) system consists of one master device and one or more slave devices. The master is defined as a microcontroller providing the SPI clock and the slave as any integrated circuit receiving the SPI clock from the master. The ASIC in VTI Technologies' products always operates as a slave device in master-slave operation mode.

The SPI has a 4-wire synchronous serial interface. Data communication is enabled with a low active Slave Select or Chip Select wire (CSB). Data is transmitted with a 3-wire interface consisting of wires for serial data input (MOSI), serial data output (MISO) and serial clock (SCK).



Figure 1. Typical SPI connection

The SPI interface in VTI products is designed to support any microcontroller that uses SPI bus. Communication can be carried out by software or hardware based SPI. Please note that in the case of hardware based SPI, the received acceleration data is 11 bits. The SPI interface is used for testing and calibration purposes, and it can also be used in the final application. Some of the test and calibration commands are disabled in normal use, and are not documented here. The data transfer uses the following 4-wire interface:

| MOSI | master out slave in      | $\mu P \rightarrow ASIC$ |
|------|--------------------------|--------------------------|
| MISO | master in slave out      | $ASIC \to \muP$          |
| SCK  | serial clock             | $\mu P \rightarrow ASIC$ |
| CSB  | chip select (low active) | $\mu P \rightarrow ASIC$ |



Technical Note 15 2(5)

Each transmission starts with a falling edge of CSB and ends with the rising edge. During transmission, commands and data are controlled by SCK and CSB according to the following rules:

- commands and data are shifted; MSB first, LSB last
- each output data/status bits are shifted out on the falling edge of SCK (MISO line)
- each bit is sampled on the rising edge of SCK (MOSI line)
- after the device is selected with the falling edge of CSB, an 8-bit command is received. The command defines the operations to be performed
- the rising edge of CSB ends all data transfer and resets internal counter and command register
- if an invalid command is received, no data is shifted into the chip and the MISO remains in high impedance state until the falling edge of CSB. This reinitializes the serial communication.
- In order to perform other commands than those listed in Table 1, the lock register content must be set correctly. If such a command is fed without setting the correct lock register content, no data will be shifted into the chip and the MISO remains in high impedance state until the falling edge of CSB.
- data transfer to MOSI continues immediately after receiving the command in all cases where data is to be written to ASIC's internal registers
- data transfer out from MISO starts with the falling edge of SCK immediately after the last bit of the SPI command is sampled in on the rising edge of SCK
- maximum SPI clock frequency is 500kHz
- maximum data transfer speed for RDAX and RDAY is 6600 samples per sec / channel

SPI command can be either an individual command or a combination of command and data. In the case of combined command and data, the input data follows uninterruptedly the SPI command and the <u>output data is shifted out parallel with the input data</u>.



Figure 2. Command and data transmission over the SPI

After power up, the circuit starts to operate in Measure mode. This is the normal operation mode that is used for the applications.



Technical Note 15 3(5)

## **DIGITAL INTERFACE SPECIFICATION (TABLE 1)**

| Parameter              | Condition | Min | Тур | Max | Units |
|------------------------|-----------|-----|-----|-----|-------|
| Digital output load    | @ 500 kHz |     |     | 1   | nF    |
| SPI clock frequency (1 |           |     |     | 500 | kHz   |
| Internal AD conversion |           |     | 150 |     | μS    |
| Data transfer time     | @ 500 kHz |     | 38  |     | μS    |





#### THE SPI COMMANDS

The SPI interface uses an 8-bit instruction (or command) register. The list of commands is given in Table 2.

Table 2. SPI commands. The commands in *Italic* are in use in the 2-axis SCA100T only.

| Command | Command format | Description:                                        |  |  |  |
|---------|----------------|-----------------------------------------------------|--|--|--|
| MEAS    | 00000000       | Measure mode (normal operation mode after power on) |  |  |  |
| RWTR    | 00001000       | Read and write temperature data register            |  |  |  |
| STX     | 00001110       | Activate Self test for X-channel                    |  |  |  |
| STY     | 00001111       | Activate Self test for Y-channel                    |  |  |  |
| RDAX    | 00010000       | Read X-channel acceleration through SPI             |  |  |  |
| RDAY    | 00010001       | Read Y-channel acceleration through SPI             |  |  |  |

**Measure mode (MEAS)** is standard operation mode after power-up. During normal operation, MEAS command is the exit command from Self test.

Read temperature data register (RWTR) reads temperature data register during normal operation without effecting the operation. Temperature data register is updated every 150  $\mu s$ . The load operation is disabled whenever the CSB signal is low, hence CSB must stay high at least 150  $\mu s$  prior the RWTR command in order to guarantee correct data. The data transfer is presented in Figure 3, and the data is transferred MSB first. In normal operation, it does not matter what data is written into temperature data register during the RWTR command and hence writing all zeros is recommended.

**Self test for X-channel (STX)** activates the self test function for the X-channel (Channel 1). The Internal charge pump is activated and a high voltage is applied to the X-channel acceleration sensor element electrode. This causes the electrostatic force that deflects the beam of the sensing element and simulates the acceleration to the positive direction. The X-channel self-test is de-activated by giving the MEAS command.

**Self test for Y-channel (STY)** activates the self test function for the Y-channel (Channel 2). The internal charge pump is activated and a high voltage is applied to the Y-channel acceleration sensor element electrode. This causes the electrostatic force that deflects the beam of the sensing element and simulates the acceleration to the positive direction. The Y-channel self-test is de-activated by giving the MEAS command. Note! This command is valid for the 2-axis SCA100T only.

Read X-channel acceleration (RDAX) accesses the AD converted X-channel (Channel 1) acceleration signal stored in acceleration data register X. During normal operation, acceleration data register X is reloaded every 150  $\mu$ s. The load operation is disabled whenever the CSB signal is low, hence CSB must stay high at least 150  $\mu$ s prior the RDAX command in order to guarantee correct data. Data output is an 11-bit digital word that is fed out MSB first and LSB last. (see Figures 3 and 4).



Technical Note 15 4(5)

Read Y-channel acceleration (RDAY) accesses the AD converted Y-channel (Channel 2) acceleration signal stored in acceleration data register Y. During normal operation acceleration data register Y is reloaded every 150  $\mu s$ . The load operation is disabled whenever the CSB signal is low, hence CSB must stay high at least 150  $\mu s$  prior the RDAY command in order to guarantee correct data. Data output is an 11-bit digital word that is fed out MSB first and LSB last. Note! This command is valid for the 2-axis SCA100T only.



# RDAX COMMAND AND DATA TRANSMISSION OVER THE SPI (FIGURE 3)



## **SPI BUS TIMING DIAGRAM (FIGURE 4)**





Technical Note 15 5(5)



## DC CHARACTERISTICS OF THE SPI INTERFACE (TABLE 3)

| Parameter                | Conditions                  | Symbol            | Min     | Тур      | Max     | Unit |  |  |
|--------------------------|-----------------------------|-------------------|---------|----------|---------|------|--|--|
| Input terminal CSB       |                             |                   |         |          |         |      |  |  |
| Pull up current          | $V_{IN} = 0 V$              | I <sub>PU</sub>   | 13      | 22       | 35      | μА   |  |  |
| Input high voltage       |                             | V <sub>IH</sub>   | 4       |          | Vdd+0.3 | V    |  |  |
| Input low voltage        |                             | $V_{IL}$          | -0.3    |          | 1       | V    |  |  |
| Hysteresis               |                             | $V_{HYST}$        |         | 0.23*Vdd |         | V    |  |  |
| Input capacitance        |                             | C <sub>IN</sub>   |         | 2        |         | pF   |  |  |
| Input terminal MOSI, SCK |                             |                   |         |          |         |      |  |  |
| Pull down current        | V <sub>IN</sub> = 5 V       | $I_{PD}$          | 9       | 17       | 29      | μΑ   |  |  |
| Input high voltage       |                             | $V_{IH}$          | 4       |          | Vdd+0.3 | V    |  |  |
| Input low voltage        |                             | $V_{IL}$          | -0.3    |          | 1       | V    |  |  |
| Hysteresis               |                             | $V_{HYST}$        |         | 0.23*Vdd |         | V    |  |  |
| Input capacitance        |                             | C <sub>IN</sub>   |         | 2        |         | pF   |  |  |
| Output terminal MISO     |                             |                   |         |          |         |      |  |  |
| Output high voltage      | I > -1mA                    | V <sub>OH</sub>   | Vdd-0.5 |          |         | V    |  |  |
| Output low voltage       | I < 1 mA                    | $V_{OL}$          |         |          | 0.5     | V    |  |  |
| Tristate leakage         | 0 < V <sub>MISO</sub> < Vdd | I <sub>LEAK</sub> |         | 5        | 100     | pА   |  |  |

Supply voltage is 5 V unless otherwise noted. Current flowing into the circuit have positive values.

## AC CHARACTERISTICS OF THE SPI INTERFACE (TABLE 4)

| Parameter                                         | Conditions                         | Symbol            | Min | Тур | Max | Unit |
|---------------------------------------------------|------------------------------------|-------------------|-----|-----|-----|------|
| Terminal CSB, SCK                                 |                                    |                   |     |     |     |      |
| Time from CSB (10%) to SCK (90%) <sup>(1</sup>    |                                    | T <sub>LS1</sub>  | 120 |     |     | ns   |
| Time from SCK (10%) to CSB (90%) <sup>(1</sup>    |                                    | T <sub>LS2</sub>  | 120 |     |     | ns   |
| Terminal SCK                                      |                                    |                   |     |     |     |      |
| SCK low time                                      | Load capacitance<br>at MISO < 2 nF | $T_CL$            | 1   |     |     | μS   |
| SCK high time                                     | Load capacitance<br>at MISO < 2 nF | Тсн               | 1   |     |     | μS   |
| Terminal MOSI, SCK                                |                                    |                   |     |     |     |      |
| Time from changing MOSI (10%,                     |                                    | T <sub>SET</sub>  | 30  |     |     | ns   |
| 90%) to SCK (90%) <sup>(1</sup> . Data setup time |                                    |                   |     |     |     |      |
| Time from SCK (90%) to changing                   |                                    | T <sub>HOL</sub>  | 30  |     |     | ns   |
| MOSI (10%,90%) <sup>(1</sup> . Data hold time     |                                    |                   |     |     |     |      |
| Terminal MISO, CSB                                |                                    |                   |     |     | T   |      |
| Time from CSB (10%) to stable MISO                | Load capacitance                   | T <sub>VAL1</sub> | 10  |     | 100 | ns   |
| (10%, 90%) <sup>(1</sup> .                        | at MISO < 15 pF                    |                   |     |     |     |      |
| Time from CSB (90%) to high                       | Load capacitance                   | $T_{LZ}$          | 10  |     | 100 | ns   |
| impedance state of MISO <sup>(1</sup> .           | at MISO < 15 pF                    |                   |     |     |     |      |
| Terminal MISO, SCK                                |                                    |                   |     |     | ı   |      |
| Time from SCK (10%) to stable MISO                | Load capacitance                   | $T_{VAL2}$        |     |     | 100 | ns   |
| (10%, 90%) <sup>(1</sup> .                        | at MISO < 15 pF                    |                   |     |     |     |      |
| Terminal CSB                                      |                                    | I                 |     |     | ı   |      |
| Time between SPI cycles, CSB at                   |                                    | T <sub>LH</sub>   | 15  |     |     | μS   |
| high level (90%)                                  |                                    |                   |     |     |     |      |
| When using SPI commands RDAX,                     |                                    | $T_LH$            | 150 |     |     | μS   |
| RDAY, RWTR: Time between SPI                      |                                    |                   |     |     |     |      |
| cycles, CSB at high level (90%)                   |                                    |                   |     |     |     |      |

<sup>&</sup>lt;sup>(1</sup> not production tested

19 Sep 2005 VTI Technologies reserves all rights to modify this document without prior notice.

VTI Technologies Oy Myllynkivenkuja 6 P.O.Box 27 FIN-01621 Vantaa Finland Tel. +358 9 8791 81 Fax. +358 9 8791 8791 sales@vti.fi VTI Technologies Oy Frankfurt Branch Rennbahnstr. 72-74 D-60528 Frankfurt am Main Germany Tel. +49 69 6786 880 Fax +49 69 6786 8829

One Park Lane Blvd.
Suite 804 - East Tower
Dearborn, MI 48126
USA
Tel. (313) 425 0850
Fax (313) 425 0860
sales@vtitechnologies.com

