

# **Expresso Testbench For PCI Express®**





## **Table Of Contents**

| 1 | RE\  | VISION HISTORY                    | 1  |
|---|------|-----------------------------------|----|
| 2 | OV   | ERVIEW                            | 2  |
| 3 | TA!  | SKS FOR GENERATING TRAFFIC        | 4  |
| _ | 3.1  | XFER                              |    |
|   | 3.2  | XFERB                             |    |
|   | 3.3  | CONFIG_READ                       |    |
|   | 3.4  | CONFIG_WRITE                      |    |
|   | 3.5  | CONFIG_READ_BDF                   |    |
|   | 3.6  | CONFIG_WRITE_BDF                  |    |
|   | 3.7  | TRANSMIT_MSG                      |    |
|   | 3.8  | MEM_WRITE_DWORD_ADDR32            |    |
|   | 3.9  | MEM_READ_DWORD_ADDR32             |    |
|   | 3.10 | MEM_WRITE_DWORD                   | 10 |
|   | 3.11 | MEM_READ_DWORD                    | 10 |
|   | 3.12 | MEM_READ_DWORD_FAST               | 11 |
|   | 3.13 | IO_WRITE_DWORD                    | 11 |
|   | 3.14 | IO_READ_DWORD                     |    |
|   | 3.15 | MEM_WRITE_BURST                   |    |
|   | 3.16 | MEM_WRITE_BURST_PATTERN           |    |
|   | 3.17 | MEM_READ_BURST                    |    |
|   | 3.18 | MEM_READ_BURST_PATTERN            |    |
|   | 3.19 | do_multi_dma_g3                   | 14 |
| 4 | SUF  | PPORT TASKS                       | 16 |
|   | 4.1  | INIT_PAYLOAD                      | 16 |
|   | 4.2  | INIT_BFM_MEM                      |    |
|   | 4.3  | GET_PATTERN                       |    |
|   | 4.4  | TASK DISPLAY_HDR                  |    |
|   | 4.5  | TASK DISPLAY_SHORT_HDR            |    |
|   | 4.6  | TASK INC_ERRORS                   |    |
|   | 4.7  | TASK CLEAR_ERRORS                 |    |
|   | 4.8  | TASK REPORT_STATUS                |    |
| 5 | RES  | SPONDING TO DUT REQUESTS          | 19 |
| 6 | DU.  | T PHY MODEL                       | 19 |
| 7 | DE   | VICE UNDER TEST (DUT)             | 19 |
| 8 | TR   | ANSACTION LOGGING                 | 20 |
| 9 | LIN  | K STATUS/ERROR (MGMT_PCIE_STATUS) | 21 |

#### Copyright © 2015 Northwest Logic, Inc. All rights reserved.

- This document contains Northwest Logic, Inc. proprietary information. Northwest Logic, Inc. reserves all rights associated with this document and the information it contains.
- No part of this document may be reproduced or transmitted in any form by any means for any purpose without the express written permission of Northwest Logic, Inc.
- Northwest Logic, Inc. reserves the right to makes changes to this document and associated specifications at any time without notice. Northwest Logic, Inc. advises its customers to obtain the latest version of this document before relying on any information it contains.
- Northwest Logic, Inc. assumes no responsibility or liability arising from the use of any information, product or services described in this document except as expressly agreed in writing with Northwest Logic, Inc.



## **Table Of Contents**

| 10 | SHORTENING SIMULATION TIME | 2 |
|----|----------------------------|---|
|    |                            |   |
| 11 | LICENSING                  | 2 |
|    |                            |   |
| 12 | FOR MORE INFORMATION       | 2 |

#### Copyright © 2015 Northwest Logic, Inc. All rights reserved.

- This document contains Northwest Logic, Inc. proprietary information. Northwest Logic, Inc. reserves all rights associated with this document and the information it contains.
- No part of this document may be reproduced or transmitted in any form by any means for any purpose without the express written permission of Northwest Logic, Inc.
- Northwest Logic, Inc. reserves the right to makes changes to this document and associated specifications at any time without notice. Northwest Logic, Inc. advises its customers to obtain the latest version of this document before relying on any information it contains.
- Northwest Logic, Inc. assumes no responsibility or liability arising from the use of any information, product or services described in this document except as expressly agreed in writing with Northwest Logic, Inc.



## 1 Revision History

This section tracks revisions made to this document by version number

| Revision | Date       | Changes                                                                                                        |  |  |  |
|----------|------------|----------------------------------------------------------------------------------------------------------------|--|--|--|
| 2.01     | 02/09/2009 | Added revision history section to the document.                                                                |  |  |  |
| 2.02     | 08/20/2010 | Further clarified which portions of testbench are delivered as source code and which as encrypted source code. |  |  |  |



#### 2 Overview

The Expresso Testbench provides a simulation test environment for developing PCI Express logic designs utilizing the Northwest Logic Expresso family of cores for PCI Express®.

The Expresso Testbench includes a Root Complex Bus Functional Model (pcie\_bfm), test scripts (ref\_design\_ts), and logging functionality as illustrated in Figure 2-1. The Expresso Testbench transmits and receives PCI Express traffic from the Device Under Test (DUT) and enables a comprehensive full-system simulation.

The Expresso Testbench, except for pcie\_model, is delivered as Verilog source code for all licensees. pcie\_model, which is Northwest Logic's Expresso Core configured for Root Port operation, is delivered as source code if the equivalent Expresso Core with Root Port support has been licensed as source code. Otherwise, pcie\_model is delivered as encrypted source code.



Figure 2-1 Typical Test Environment



The Expresso Testbench is available in Verilog 2001. VHDL customers may also use the Expresso Testbench by cosimulating with a simulator which supports Verilog and VHDL.

#### **Primary Testbench Components**

- tb\_top
  - Example top level testbench
  - The user customizes this file by adding their DUT and associated DUT I/O models
- pcie\_bfm
  - Delivered as Verilog source code except pcie\_model (see below)
  - Provides high level tasks to master PCI Express requests to the DUT
    - Tasks are very simple to use and require very little PCI Express knowledge
    - Can generate virtually any PCI Express request
    - Enables full control over payload contents including auto generation of pattern data
    - Auto checks the payload of read request completions for expected data
    - BFM task calls mirror the way software accesses PCI Express devices; use is intuitive
  - Autonomously processes requests received from the DUT
    - Received Memory Write Requests are automatically consumed and the data payload is written into BFM target memory, bfm\_mem, at the addressed location
    - Received Memory Read Requests are automatically consumed and the corresponding completions are automatically generated and transmitted to the DUT using the payload data from BFM target memory, bfm\_mem, at the addressed location
    - DUT master requests interact with the BFM in the same manner that they would interact
      with the system; bfm\_mem memory contents are updated by DUT writes and can be
      retrieved with DUT reads
  - Detailed link status and error information is available on mgmt\_pcie\_status from pcie\_model
    - See Northwest Logic Expresso Core User Guide for detailed information on this port
    - Error information from this port is also output to the Log
- pcie\_model
  - Northwest Logic Expresso Core configured for Root Port operation including a behavioral PCI Express PHY
  - Delivered as Verilog source code for Root Port source code licensees of Northwest Logic Expresso
     Core for PCI Express
  - Delivered as encrypted source code for Endpoint and netlist licensees of Northwest Logic Expresso Core and stand-alone licensees of Expresso Testbench
- ref design ts
  - Example test control scripts illustrating BFM operation
    - Scans the Type 0 Configuration Space of the DUT and sets up all discovered memory,
       I/O, and Expansion ROM windows, and enables the DUT
    - Stores BAR address locations for DUT and BFM in arrays for easy referencing
    - Numerous example scripts for verifying DUT target resources (Memory, IO BARs)
    - Numerous example scripts for verifying DMA operation for DUTs which contain the Northwest Logic DMA Back-End Core
  - This file is modified by the user to customize add tests to verify the features of the DUT
    - Simple to use
    - Many examples to start from
- Log
- Transaction Layer traffic is optionally logged to standard output and/or file I/O
- $\circ\quad$  Assertion monitor optionally records error and status information to the Log
- o User can easily add information to the Log
- DUT
  - o User Device Under Test including the relevant PCI Express PHY model, DUT, and DUT I/O models
  - Generally includes Northwest Logic's Expresso and/or DMA Back-End Cores

Users generally do not need to modify any of the Expresso Testbench files other than tb\_top to instantiate their DUT and DUT-specific I/O models and ref design ts to develop custom tests to verify the DUT.



## 3 Tasks for Generating Traffic

The following tasks are defined in pcie\_bfm for users to generate PCI Express traffic. All tasks listed below (except xfer\_action) may be called simultaneously from multiple initial or fork/join blocks. The tasks automatically handle arbitration to share transmit resources.



#### 3.1 xfer

xfer is the main PCI Express transmit task and can be used to transmit nearly any type of packet. Additional tasks are defined in the following sections which use task xfer to generate requests but which are more intuitive to use.

| Port            | Directio<br>n | Size      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|-----------------|---------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| tc              | Input         | [2:0]     | Traffic Class; Use 000 for general PCI Express traffic                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
|                 |               | [=10]     | PCI Express Command Type {fmt, type}. Defined per PCI Express Specification:                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|                 |               |           | TLP Fmt Type Type [1:0] [4:0] Description                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|                 |               |           | Mrd32 00 00000 Mem Read (32-bit)                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|                 |               |           | Mrd64 01 00000 Mem Read (64-bit)                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|                 |               |           | MrdLk32   00   00001   Mem Read Lock(32-bit)                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|                 |               |           | MrdLk64 01 00001 Mem Read Lock (64-bit)                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|                 |               |           | MWr32 10 00000 Mem Write (32-bit)                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|                 |               |           | MWr64 11 00000 Mem Write (64-bit)                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|                 |               |           | IORd 00 00010 I/O Read                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| fmt_and_type    | Input         | [6:0]     | IOWr 10 00010 I/O Write                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|                 |               |           | CfgRd0 00 00100 Type 0 Configuration Read                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|                 |               |           | CfgWr0 10 00100 Type 0 Configuration Write                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|                 |               |           | CfgRd1 00 00101 Type 1 Configuration Read                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|                 |               |           | CfgWr1   10   00101   Type 1 Configuration Write                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|                 |               |           | Msg 01 10rrr Message                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|                 |               |           | MsgD 11 10rrr Message with Data                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|                 |               |           | Cpl 00 01010 Completion                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|                 |               |           | CplD 10 01010 Completion with Data                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|                 |               |           | CplLk 00 01011 Completion Locked                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|                 |               |           | CplDLk 10 01011 Completion Locked with Data                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|                 |               |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| length          | Input         | [9:0]     | Length of payload in DWORDs (0 == 1024)                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| first_dw_be     | Input         | [3:0]     | First DWORD Byte Enables; for Msg/MsgD == MsgCode[3:0] Last DWORD Byte Enables; for Msg/MsgD == MsgCode[7:4]                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| last_dw_be      | Input         | [3:0]     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| addr            | Input         | [63:0]    | Starting address; for Msg/MsgD == Message Bytes 15 to 8; addr[63:32] must be 0 unless a 64-bit fmt_and_type is used; Note: addr[1:0] is reserved for most packet types and the first_dw_be and last_dw_be ports are used to specify non-DWORD aligned starting and ending addresses                                                                                                                                                                                 |  |  |  |  |  |  |
| req_id          | Input         | [15:0]    | Requester ID (only used for BFM-generated completions)                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| tag             | Input         | [7:0]     | Requester Tag (only used for BFM-generated completions)                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| payload         | InOut         | [32767:0] | Transaction payload to use for write requests; expected transaction payload for read requests; payload is a bit array supporting up to the maximum payload size of 4KBytes. payload[31:0] is the first DWORD, payload[63:32] is 2 <sup>nd</sup> DWORD, etc.                                                                                                                                                                                                         |  |  |  |  |  |  |
| check_data      | Input         | [0]       | For read requests only: Set to check completion payload data against payload when the completions for this request are received; Clear to not check completion payload data                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| no_wait_for_cpl | Input         | [0]       | For non-posted requests only: Set to wait for all completions to complete before returning from the task call. Clear to not wait. If set, then when the task call completes, the completion data received for the transaction is output on the payload port. Test sequences which just need the completion data checked against the expected data do not need to wait. Test sequences which need the actual completion data received to proceed, must set this bit. |  |  |  |  |  |  |



Task xfer may be called simultaneously from multiple initial and/or fork/join blocks and arbitrates for the shared resource, task xfer\_action which actually carries out the requested packet transmission(s). Task xfer\_action may only be called by task xfer. Since xfer\_action is not directly callable by the user, it is not documented here, although its ports are the same as task xfer. Task xfer also uses two semaphore tasks get\_xfer\_key and put\_xfer\_key which also may not be called by the user and aid in the arbitration.

For requests that contain payload data (such as Memory Write Requests), the xfer task uses the payload data from the payload port. payload must be initialized with the desired payload data and must not contain any undefined values. Any undefined "X" or "Z" data bits will keep the PCI Express link from working due to an "X" or "Z" causing the cumulative-in-time CRC and scrambling functions of the PCI Express protocol to accumulate to X and thus fail to work properly.

The BFM automatically generates any required completions for received DUT non-posted requests. The BFM calls the xfer task to accomplish these completions. However, in this case, the xfer task uses the addressed locations in array bfm\_mem, which is the same memory that DUT write requests are written into, as the completion payload data. Thus, the DUT write and reads to/from the BFM bfm\_mem in the same manner as if the BFM were a regular target device. DUT writes update bfm\_mem and DUT reads return the data from bfm\_mem.



#### 3.2 xferb

xferb has the same ports as task xfer with the exception that the length and address are byte values and the first and last byte enable fields are automatically generated.

| Port            | Directio<br>n | Size      | Description                                                                  |                                                                                                                                        |               |                                                                                   |  |  |  |
|-----------------|---------------|-----------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------------------------------------------------------------------------|--|--|--|
| tc              | Input         | [2:0]     | Traffic Class; Use 000 for general PCI Express traffic                       |                                                                                                                                        |               |                                                                                   |  |  |  |
|                 |               |           | PCI Express Command Type {fmt, type}. Defined per PCI Express Specification: |                                                                                                                                        |               |                                                                                   |  |  |  |
|                 |               |           | TLP<br>Type                                                                  | Fmt<br>[1:0]                                                                                                                           | Type<br>[4:0] | Description                                                                       |  |  |  |
|                 |               |           | Mrd32                                                                        | 00                                                                                                                                     | 00000         | Mem Read (32-bit)                                                                 |  |  |  |
|                 |               |           | Mrd64                                                                        | 01                                                                                                                                     | 00000         | Mem Read (64-bit)                                                                 |  |  |  |
|                 |               |           | MrdLk32                                                                      | 00                                                                                                                                     | 00001         | Mem Read Lock(32-bit)                                                             |  |  |  |
|                 |               |           | MrdLk64                                                                      | 01                                                                                                                                     | 00001         | Mem Read Lock (64-bit)                                                            |  |  |  |
|                 |               |           | MWr32                                                                        | 10                                                                                                                                     | 00000         | Mem Write (32-bit)                                                                |  |  |  |
|                 |               |           | MWr64                                                                        | 11                                                                                                                                     | 00000         | Mem Write (64-bit)                                                                |  |  |  |
|                 |               |           | IORd                                                                         | 00                                                                                                                                     | 00010         | I/O Read                                                                          |  |  |  |
| fmt_and_type    | Input         | [6:0]     | IOWr                                                                         | 10                                                                                                                                     | 00010         | I/O Write                                                                         |  |  |  |
|                 |               |           | CfgRd0                                                                       | 00                                                                                                                                     | 00100         | Type 0 Configuration Read                                                         |  |  |  |
|                 |               |           | CfgWr0                                                                       | 10                                                                                                                                     | 00100         | Type 0 Configuration Write                                                        |  |  |  |
|                 |               |           | CfgRd1                                                                       | 00                                                                                                                                     | 00101         | Type 1 Configuration Read                                                         |  |  |  |
|                 |               |           | CfgWr1                                                                       | 10                                                                                                                                     | 00101         | Type 1 Configuration Write                                                        |  |  |  |
|                 |               |           | Msg                                                                          | 01                                                                                                                                     | 10rrr         | Message                                                                           |  |  |  |
|                 |               |           | MsgD                                                                         | 11                                                                                                                                     | 10rrr         | Message with Data                                                                 |  |  |  |
|                 |               |           | Cpl                                                                          | 00                                                                                                                                     | 01010         | Completion                                                                        |  |  |  |
|                 |               |           | CplD                                                                         | 10                                                                                                                                     | 01010         | Completion with Data                                                              |  |  |  |
|                 |               |           | CplLk                                                                        | 00                                                                                                                                     | 01011         | Completion Locked                                                                 |  |  |  |
|                 |               |           | CplDLk                                                                       | 10                                                                                                                                     | 01011         | Completion Locked with Data                                                       |  |  |  |
|                 |               |           |                                                                              |                                                                                                                                        |               |                                                                                   |  |  |  |
| blength         | Input         | [11:0]    |                                                                              |                                                                                                                                        |               | (0 == 4096)                                                                       |  |  |  |
| addr            | Input         | [63:0]    |                                                                              |                                                                                                                                        |               | gth and addr are translated into the<br>d first_dw_be and last_dw_be ports        |  |  |  |
|                 | Input         | [03.0]    | required by                                                                  |                                                                                                                                        |               |                                                                                   |  |  |  |
| req_id          | Input         | [15:0]    |                                                                              |                                                                                                                                        |               | r BFM-generated completions)                                                      |  |  |  |
| tag             | Input         | [7:0]     | Requester                                                                    | Tag (on                                                                                                                                | ly used f     | or BFM-generated completions)                                                     |  |  |  |
|                 |               |           | Transaction payload to use for write requests; expected transaction          |                                                                                                                                        |               |                                                                                   |  |  |  |
| payload         | InOut         | [32676:0] | payload for read requests; payload is a bit array supporting up to the       |                                                                                                                                        |               |                                                                                   |  |  |  |
| paytoda         | mout          | [32070.0] |                                                                              |                                                                                                                                        |               | KBytes. payload[31:0] is the first DWORD,                                         |  |  |  |
|                 |               |           | payload[63                                                                   | :32] is 2                                                                                                                              | 2nd DWO       | RD, etc.                                                                          |  |  |  |
|                 |               | F03       |                                                                              |                                                                                                                                        |               | to check completion payload data against                                          |  |  |  |
| check_data      | Input         | [0]       |                                                                              |                                                                                                                                        |               | ions for this request are received; Clear to                                      |  |  |  |
|                 |               |           | not check of                                                                 |                                                                                                                                        |               |                                                                                   |  |  |  |
|                 |               |           |                                                                              |                                                                                                                                        |               | nly: Set to wait for all completions to from the task call. Clear to not wait. If |  |  |  |
|                 |               |           |                                                                              |                                                                                                                                        |               |                                                                                   |  |  |  |
| no_wait_for_cpl | Input         | [0]       |                                                                              | set, then when the task call completes, the completion data received for the transaction is output on the payload port. Test sequences |               |                                                                                   |  |  |  |
|                 |               |           |                                                                              |                                                                                                                                        |               | etion data checked against the expected                                           |  |  |  |
|                 |               |           |                                                                              |                                                                                                                                        |               | Test sequences which need the actual                                              |  |  |  |
|                 |               |           |                                                                              |                                                                                                                                        |               | to proceed, must set this bit.                                                    |  |  |  |



#### 3.3 config\_read

config\_read performs a single Type 0 Configuration Space read and waits for the resulting completion. The read data from the subsequent completion is not available. If the read data is needed then use task config\_read\_bdf instead.

| Port | Direction | Size   | Description                    |
|------|-----------|--------|--------------------------------|
| addr | Input     | [11:0] | Configuration register address |
| be   | Input     | [3:0]  | Byte Enables                   |

### 3.4 config\_write

config\_write performs a single Type 0 Configuration Space write and waits for the resulting completion.

| Port | Direction | Size   | Description                    |
|------|-----------|--------|--------------------------------|
| addr | Input     | [11:0] | Configuration register address |
| data | Input     | [31:0] | Write data                     |
| be   | Input     | [3:0]  | Byte Enables                   |

## 3.5 config\_read\_bdf

config\_read\_bdf performs a single Type 0 Configuration Space read and waits for the resulting completion. The read data from the subsequent completion is output on read\_data.

| Port      | Direction | Size   | Description                                                   |
|-----------|-----------|--------|---------------------------------------------------------------|
| addr      | Input     | [11:0] | Configuration register address                                |
| be        | Input     | [3:0]  | Byte Enables                                                  |
| dut_bdf   | Input     | [15:0] | Bus[7:0], Device[4:0], Function[2:0] to address with the read |
| read_data | Output    | [31:0] | Returned read data                                            |

#### 3.6 config\_write\_bdf

config\_write performs a single Type 0 Configuration Space write and waits for the resulting completion.

| Port    | Direction | Size   | Description                                                    |
|---------|-----------|--------|----------------------------------------------------------------|
| addr    | Input     | [11:0] | Configuration register address                                 |
| data    | Input     | [31:0] | Write data                                                     |
| be      | Input     | [3:0]  | Byte Enables                                                   |
| dut_bdf | Input     | [15:0] | Bus[7:0], Device[4:0], Function[2:0] to address with the write |



## 3.7 transmit\_msg

Task transmit\_msg transmits the desired message packet. Care should be exercised to only transmit valid message types. Please see the PCI Express Specification for a list of messages which are defined.

| Port        | Direction | Size   | Description                                                                                                                                                                                                                                                        |
|-------------|-----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tc          | Input     | [1:0]  | Traffic Class                                                                                                                                                                                                                                                      |
| msgd_msg_n  | Input     | [0]    | 1 == Transmit message with payload; 0 == Transmit message without payload                                                                                                                                                                                          |
| msg_routing | Input     | [2:0]  | Message routing type  • 000 - Routed to Root Complex  • 001 - Routed by Address  • 010 - Routed by ID  • 011 - Broadcast from Root Complex  • 100 - Local - Terminate at Receiver  • 101 - Gathered and routed to Root Complex  • 110 - Reserved  • 111 - Reserved |
| msg_code    | Input     | [7:0]  | Message Code; see PCI Express Specification for options                                                                                                                                                                                                            |
| msg_info    | Input     | [63:0] | Contents of the message; varies according to Message Type; see PCI Express Specification for options                                                                                                                                                               |
| msg_data    | Input     | [31:0] | Message payload (only used if msgd_msg_n == 1)                                                                                                                                                                                                                     |



#### 3.8 mem\_write\_dword\_addr32

mem\_write\_dword\_addr32 performs a single 32-bit memory write using a 32-bit address.

| Port | Direction | Size   | Description   |
|------|-----------|--------|---------------|
| tc   | Input     | [2:0]  | Traffic Class |
| addr | Input     | [31:0] | Address       |
| data | Input     | [31:0] | Write data    |
| be   | Input     | [3:0]  | Byte Enables  |

## 3.9 mem\_read\_dword\_addr32

mem\_read\_dword\_addr32 performs a single 32-bit memory read using a 32-bit address and waits for the resulting completion.

| Port        | Direction | Size   | Description                                                                                                                               |
|-------------|-----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------|
| tc          | Input     | [2:0]  | Traffic Class                                                                                                                             |
| addr        | Input     | [31:0] | Address                                                                                                                                   |
| expect_data | Input     | [31:0] | Expected Data                                                                                                                             |
| be          | Input     | [3:0]  | Byte Enables; all enabled bytes are checked and errors are logged if an enabled expect_data byte does not match an enabled read_data byte |
| read_data   | Output    | [31:0] | Returned read data                                                                                                                        |

#### 3.10 mem\_write\_dword

mem\_write\_dword performs a single 32-bit memory write and supports both 32-bit and 64-bit addresses.

| Port | Direction | Size   | Description   |
|------|-----------|--------|---------------|
| tc   | Input     | [2:0]  | Traffic Class |
| addr | Input     | [63:0] | Address       |
| data | Input     | [31:0] | Write data    |
| be   | Input     | [3:0]  | Byte Enables  |

#### 3.11 mem\_read\_dword

mem\_read\_dword performs a single 32-bit memory read and supports both 32-bit and 64-bit addresses and waits for the resulting completion.

| Port        | Direction | Size   | Description                                                                                                                               |
|-------------|-----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------|
| tc          | Input     | [2:0]  | Traffic Class                                                                                                                             |
| addr        | Input     | [63:0] | Address                                                                                                                                   |
| expect_data | Input     | [31:0] | Expected Data                                                                                                                             |
| be          | Input     | [3:0]  | Byte Enables; all enabled bytes are checked and errors are logged if an enabled expect_data byte does not match an enabled read_data byte |
| read_data   | Output    | [31:0] | Returned read data                                                                                                                        |



## 3.12 mem\_read\_dword\_fast

mem\_read\_dword\_fast performs a single 32-bit memory read, supports both 32-bit and 64-bit addresses, does not wait for the resulting completion, and optionally checks the completion data.

| Port        | Direction | Size   | Description                                          |
|-------------|-----------|--------|------------------------------------------------------|
| tc          | Input     | [2:0]  | Traffic Class                                        |
| addr        | Input     | [63:0] | Address                                              |
| expect_data | Input     | [31:0] | Expected Data                                        |
| check_data  | Input     | [0]    | Set to check the completion data against expect_data |

## 3.13 io\_write\_dword

io\_write\_dword performs a single 32-bit I/O write and waits for the resulting completion.

| Port | Direction | Size   | Description                                                     |
|------|-----------|--------|-----------------------------------------------------------------|
| tc   | Input     | [2:0]  | Traffic Class                                                   |
| addr | Input     | [63:0] | Address; addr[63:32] must be 0x0 since I/O space is only 32-bit |
| data | Input     | [31:0] | Write data                                                      |
| be   | Input     | [3:0]  | Byte Enables                                                    |

### 3.14 io\_read\_dword

io\_read\_dword performs a single 32-bit I/O read and waits for the resulting completion.

| Port        | Direction | Size   | Description                                                                                                                               |
|-------------|-----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------|
| tc          | Input     | [2:0]  | Traffic Class                                                                                                                             |
| addr        | Input     | [63:0] | Address; addr[63:32] must be 0x0 since I/O space is only 32-bit                                                                           |
| expect_data | Input     | [31:0] | Expected Data                                                                                                                             |
| be          | Input     | [3:0]  | Byte Enables; all enabled bytes are checked and errors are logged if an enabled expect_data byte does not match an enabled read_data byte |
| read_data   | Output    | [31:0] | Returned read data                                                                                                                        |



## 3.15 mem\_write\_burst

mem\_write\_burst generates a burst memory write request using the payload data contained in the payload port. payload should not contain any undefined values that could cause the link to transmit an X as this will be fatal for the link due to the cumulative nature of PCI Express CRC, scrambling, etc. functions.

| Port        | Direction | Size      | Description                                                                                                                                                                                        |
|-------------|-----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tc          | Input     | [2:0]     | Traffic Class                                                                                                                                                                                      |
| addr        | Input     | [63:0]    | Starting Address                                                                                                                                                                                   |
| length      | Input     | [9:0]     | Length in DWORDS; 0 == 1024                                                                                                                                                                        |
| first_dw_be | Input     | [3:0]     | First DWORD Byte Enables                                                                                                                                                                           |
| last_dw_be  | Input     | [3:0]     | Last DWORD Byte Enables                                                                                                                                                                            |
| payload     | Input     | [32676:0] | Transaction payload to use for the write request; payload is a bit array supporting up to the maximum payload size of 4KBytes. payload[31:0] is the first DWORD, payload[63:32] is 2nd DWORD, etc. |

## 3.16 mem\_write\_burst\_pattern

mem\_write\_burst\_pattern generates a burst memory write request using the specified data pattern for payload data.

| Port        | Direction | Size   | Description                                                              |
|-------------|-----------|--------|--------------------------------------------------------------------------|
| tc          | Input     | [2:0]  | Traffic Class                                                            |
| addr        | Input     | [63:0] | Starting Address                                                         |
| length      | Input     | [9:0]  | Length in DWORDS; 0 == 1024                                              |
| first_dw_be | Input     | [3:0]  | First DWORD Byte Enables                                                 |
| last_dw_be  | Input     | [3:0]  | Last DWORD Byte Enables                                                  |
| start_data  | Input     | [31:0] | Pattern seed value; the first DWORD of the pattern                       |
| pattern     | Input     | [31:0] | Pattern type to use; uses the same constants defined in task get_pattern |



#### 3.17 mem\_read\_burst

mem\_read\_burst generates a burst memory read request and waits for the resulting completion(s). If check\_data == 1, then the received data is checked against payload and any violations are noted in the log.

| Port        | Direction | Size      | Description                                                                                                                                                                                                                                                                    |
|-------------|-----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tc          | Input     | [2:0]     | Traffic Class                                                                                                                                                                                                                                                                  |
| addr        | Input     | [63:0]    | Starting Address                                                                                                                                                                                                                                                               |
| length      | Input     | [9:0]     | Length in DWORDS; 0 == 1024                                                                                                                                                                                                                                                    |
| check_data  | Input     | [0]       | If set, the task checks the corresponding completions agains payload and logs any errors.                                                                                                                                                                                      |
| first_dw_be | Input     | [3:0]     | First DWORD Byte Enables                                                                                                                                                                                                                                                       |
| last_dw_be  | Input     | [3:0]     | Last DWORD Byte Enables                                                                                                                                                                                                                                                        |
| payload     | InOut     | [32676:0] | Expected transaction payload for the read requests; on task completion contains the received completion data for the request; payload is a bit array supporting up to the maximum payload size of 4KBytes. payload[31:0] is the first DWORD, payload[63:32] is 2nd DWORD, etc. |

## 3.18 mem\_read\_burst\_pattern

mem\_read\_burst generates a burst memory read request and waits for the resulting completion(s). If check\_data == 1, then the received data is checked against the specified pattern and any violations are noted in the log.

| Port        | Direction | Size   | Description                                                                               |
|-------------|-----------|--------|-------------------------------------------------------------------------------------------|
| tc          | Input     | [2:0]  | Traffic Class                                                                             |
| addr        | Input     | [63:0] | Starting Address                                                                          |
| length      | Input     | [9:0]  | Length in DWORDS; 0 == 1024                                                               |
| check_data  | Input     | [0]    | If set, the task checks the corresponding completions agains payload and logs any errors. |
| first_dw_be | Input     | [3:0]  | First DWORD Byte Enables                                                                  |
| last_dw_be  | Input     | [3:0]  | Last DWORD Byte Enables                                                                   |
| start_data  | Input     | [31:0] | Pattern seed value; the first DWORD of the pattern                                        |
| pattern     | Input     | [31:0] | Pattern type to use; uses the same constants defined in task get_pattern                  |



#### 3.19 do\_multi\_dma\_g3

Task do\_multi\_dma\_g3 sets up and executes a DMA operation on a DUT which contains the Northwest Logic DMA Back-End. The DUT must contain a version of the Northwest Logic DMA Back-End for this task to work as intended.

Please see the DMA Back-End User Guide for DMA operation details. Reading this document is required to understand the use of the do\_multi\_dma\_g3 ports.

| Port        | Direction | Size   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|-----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| reg_com_bar | Input     | [63:0] | Memory address where the DMA Common register block is located (DUT BAR0 + 0x4000)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| reg_dma_bar | Input     | [63:0] | Memory address where the desired DMA engine's registers are located; System to Card engines are located at DUT BARO + 0x0, +0x100, etc. Card to System DMA Engines are located at DUT BARO + 0x2000, +0x2100, etc.                                                                                                                                                                                                                                                                                                                                                                                        |
| system_addr | Input     | [63:0] | Starting physical byte address of DMA in system memory (bfm_mem)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| card_addr   | Input     | [63:0] | Starting physical byte address of DMA in card memory (DUT DMA memory); Note: DMA applications which connect to FIFOs rather than addressable memory, such as SDRAM, generally ignore card_addr and should set card_addr =0.                                                                                                                                                                                                                                                                                                                                                                               |
| bcount      | Input     | [31:0] | DMA total transfer byte count                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| desc_ptr    | Input     | [63:0] | System address location where the first DMA Descriptor should be located                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| done_wait   | Input     | [0]    | <pre>1 == Wait for the DMA completion interrupt before continuing. 0 == Do not wait for the DMA Interrupt before continuing.  If done_wait == 1, then the task does not finish execution until the final DMA completion interrupt is received. In this case all DMA memory transfers will have completed to bfm_mem or the DUT memory and the transferred data can be checked for validity.  If done_wait == 0, then the task will return as soon as the DMA is started and it will be unknown how long the DMA will take to complete which will make checking the DMA data validity more difficult</pre> |
| num_desc    | Output    | [31:0] | The number of Descriptors that the do_multi_dma_g3 task created in order to transfer bcount bytes of data in the DMA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

The do\_multi\_dma\_g3 task is designed to emulate the way a DMA occurs in a typical operating system (OS). A DMA operation transfers data between the system memory (bfm\_mem) and card memory (DUT DMA memory). Normally an application passes a large buffer to the DUT's driver and requests that the buffer either be transferred to the card or the card's data be transferred to the buffer. Before the driver can use the application's buffer, the driver must request that the OS map the application's buffer from its (typically) virtual memory representation into physical memory that can be accessed via DMA. The OS normally maps the application buffer into 4KByte pages that are often not contiguous in physical memory. Each of these memory fragments is translated into a DMA Descriptor. The DMA Descriptors are chained together in a linked list and the address of the head of the chain is written into the DMA engine registers.

The do\_multi\_dma\_g3 task emulates the mapping of the application to physical memory by breaking bcount along 4KByte system\_addr boundaries. One Descriptor is created and placed in bfm\_mem starting at the address specified by desc\_ptr for each such memory fragment and all of the resulting Descriptors are chained together into one DMA chain. num\_desc returns the number of Descriptors which were created in case this information is needed. Each Descriptor requires 32 bytes.



After the Descriptors are created and placed into bfm\_mem for the DUT DMA engine to fetch, the DMA is started by making the appropriate writes to the DMA engine registers.

Task do\_multi\_dma\_g3 always uses legacy INTA as the expected interrupt source.

DUTs utilizing the DMA Back-End may support up to 4 Card to System and up to 4 System to Card engines. The example ref\_design\_ts.v file delivered as part of the Expresso Testbench with a DMA Back-End Core delivery contains example logic which scans DUT BARO to determine how many engines of each type are present and then sets up an array of this information for convenient reference when making do\_multi\_dma\_g3 task calls.



## 4 Support Tasks

The following tasks do not directly generate PCI Express traffic and are provided to facilitate use of the main traffic generating tasks.

#### 4.1 init\_payload

init\_payload generates the desired payload data using the desired data pattern.

| Port       | Direction | Size      | Description                                                                                                                                                              |
|------------|-----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| start_data | Input     | [31:0]    | Pattern seed value; the first DWORD of the pattern                                                                                                                       |
| pattern    | Input     | [31:0]    | Pattern type to use; uses the same constants defined in task get_pattern                                                                                                 |
| Payload    | Output    | [32767:0] | Generated payload data; payload is a bit array supporting up to the maximum payload size of 4KBytes. payload[31:0] is the first DWORD, payload[63:32] is 2nd DWORD, etc. |

## 4.2 init\_bfm\_mem

init\_bfm\_mem initializes a range of bfm\_mem using the specified data pattern. All bytes are initialized between start\_addr and start\_addr+byte\_count-1. bfm\_mem is used to return completion data to DUT requests. init\_bfm mem is useful for initializing bfm\_mem with a known pattern which can be checked by the DUT after a master read.

| Port       | Direction | Size   | Description                                                              |
|------------|-----------|--------|--------------------------------------------------------------------------|
| start_addr | Input     | [63:0] | Starting byte address                                                    |
| byte_count | Input     | [31:0] | Length in bytes; 0 == invalid                                            |
| start_data | Input     | [31:0] | Pattern seed value; the first DWORD of the pattern                       |
| pattern    | Input     | [31:0] | Pattern type to use; uses the same constants defined in task get_pattern |

16



## 4.3 get\_pattern

Task get\_pattern produces the next value in a pattern from the current data value and a pattern type and is used to auto generate a known sequence of data. get\_pattern is used by tasks which operate on patterns.

| Port    | Direction | Size                                             | Description                |  |
|---------|-----------|--------------------------------------------------|----------------------------|--|
| pattern | Input     | [31:0] Pattern to use to generate next from curr |                            |  |
| curr    | Input     | [31:0] Current data value in pattern             |                            |  |
| next    | Output    | [31:0]                                           | Next data value in pattern |  |

The following constants are defined for the pattern port:

| Name             | Value | Description                                              | Examples                               |
|------------------|-------|----------------------------------------------------------|----------------------------------------|
| PAT_CONSTANT     | 0     | next = curr                                              | curr, curr, curr,                      |
| PAT_ONES         | 1     | next = 0xFFFFFFFF                                        | 0xFFFFFFF, 0xFFFFFFF, 0xFFFFFFF,       |
| PAT_ZEROS        | 2     | next = 0x00000000                                        | 0x00000000, 0x00000000, 0x00000000,    |
| PAT_INC_NIB      | 3     | Increment (Mod16) each nibble                            | 0x76543210, 0xfedcba98, 0x76543210,    |
|                  |       | next[3:0] = curr[3:0] + 8                                |                                        |
|                  |       | next[7:4] = curr[7:4] + 8                                |                                        |
|                  |       | next[11 8] = curr[11:8] + 8                              |                                        |
|                  |       | next[15:12] = curr[15:12] + 8                            |                                        |
|                  |       | next[19:16] = curr[19:16] + 8                            |                                        |
|                  |       | next[23:20] = curr[23:20] + 8                            |                                        |
|                  |       | next[27:24] = curr[27:24] + 8                            |                                        |
|                  |       | next[31:28] = curr[31:28] + 8                            |                                        |
| PAT_INC_BYTE     | 4     | Increment (Mod256) each byte                             | 0x03020100, 0x07060504, 0x0b0a0908,    |
|                  |       | next[7:0] = curr[7:0] + 4                                |                                        |
|                  |       | next[15:8] = curr[15:8] + 4                              |                                        |
|                  |       | next[23:16] = curr[23:16] + 4                            |                                        |
| DAT INC WORD     |       | next[31:24] = curr[31:24] + 4                            | 0.00040000 0.00030003 0.00050004       |
| PAT_INC_WORD     | 5     | Increment (Mod16K) each 16-bits                          | 0x00010000, 0x00030002, 0x00050004,    |
|                  |       | next[15:0] = curr[15:0] + 2                              |                                        |
| DAT INC DWORD    | 6     | next[31:16] = curr[31:16] + 2                            | 0x00000000, 0x00000001, 0x00000002,    |
| PAT_INC_DWORD    | 0     | Increment (Mod 4G) each 32-bits                          | 0x0000000, 0x00000001, 0x00000002,     |
| PAT_L_SHIFT      | 7     | next[31:0] = curr[31:0] + 1<br>Left shift 1 bit position | 0x40000000, 0x80000000, 0x00000000,    |
| PAI_L_SHIFT      | ,     | next[31:0] = {curr[30:0], 0}                             | 0x4000000, 0x80000000, 0x00000000,     |
| PAT R SHIFT      | 8     | Right shift 1 bit position                               | 0x00000002, 0x00000001, 0x00000000,    |
| 1 71 1/ 31 111 1 | O     | next[31:0] = {0, curr[31:1]}                             | 0.00000002, 0.00000001, 0.00000000,    |
| PAT_L_ROT        | 9     | Left rotate 1 bit position                               | 0x40000000, 0x80000000, 0x00000001,    |
| I AI_L_NOT       | ,     | next[31:0] = {curr[30:0], curr[31]}                      | 0.7000000, 0.00000000, 0.000000001,    |
| PAT_R_ROT        | 10    | Right rotate 1 bit position                              | 0x00000002, 0x00000001, 0x80000000,    |
| 'A'_K_KO'        | 10    | next[31:0] = {curr[0], curr[31:1]}                       | 0.000000002, 0.000000001, 0.000000000, |
|                  |       | Henceston = (curred), curresting                         |                                        |



#### 4.4 Task display\_hdr

The Testbench includes the option to log transmitted and received Transaction Layer packet information. By default the header information describing the log fields is printed once at the beginning of the simulation. Task display\_hdr is called by the user to repeat the header information and is included to enhance the readability of the log output. Example log output for task display\_hdr follows:

```
F C
#
                                        Lip Cp B
#
                                        arlLC
                                                  f f
                                                       g f
#
                                        s s S A
                                                   g
                                        tttd u
                                                       u
                                        B B a d n
                                                   u e n
                                        E E t r t
     CMD Tg RqID CpID Len Addr64 Addr32 L F S LA Bct Bs Dv F Reg MC Time(nS)
```

#### 4.5 Task display\_short\_hdr

Task display\_short\_hdr is the same as task display\_hdr but prints only the short notation. Example log output for task display\_short\_hdr follows:

```
# CMD Tg RqID CpID Len Addr64 Addr32 L F S LA Bct Bs Dv F Reg MC Time(nS)
```

#### 4.6 Task inc\_errors

Task inc\_errors is called for every error which should be logged. Each call to inc\_errors will increase the error count by 1.

#### 4.7 Task clear errors

Task clear\_errors resets the error counter to 0 (no errors).

#### 4.8 Task report\_status

Displays to the Log the number of errors received as tracked by error counter or a message that all tests passed if the error counter == 0. Generally clear\_errors is called before the test sequence is started, inc\_errors is called once for each detected error, and report\_status is called once at the end of the test sequence to report the pass/fail status.



## 5 Responding to DUT Requests

The BFM automatically consumes DUT requests targeting BFM resources and generates any required completions.

DUT write requests are consumed and the payload data is written to bfm\_mem at the address indicated in the packet.

DUT read requests are consumed and the required completions are automatically generated. Completion data is provided from bfm\_mem at the address specified in the read request packet.

DUT write and read requests interact with bfm\_mem in the same manner as a real target memory device. For example, write data can be observed to have been written correctly by reading the written locations.

When a DUT request is received that requires a completion, the request's tag and other information required for issuing completions are written into an array. An independent loop continuously monitors this array for uncompleted requests and closes the requests by generating the necessary completions. This process is done without any user intervention.

To emulate typical system read completion behavior, read requests crossing a 64 byte (RCB) address boundary are broken along 64 byte address boundaries into multiple completions.

#### 6 DUT PHY Model

The Expresso Testbench interfaces to the DUT through PCI Express serial lanes. The DUT should include the appropriate PHY for PCI Express model for the PHY being used in/with the DUT.

## 7 Device Under Test (DUT)

The user's PCI Express device to be tested in the test environment is instantiated at the top level of the Testbench. Accesses to user memory/I/O/Configuration Space regions are made using task calls. The tasks have been written such that they execute in much the same manner as S/W executing on a microprocessor would appear on the PCI Express bus.

Using the Expresso Testbench, the user may easily and comprehensively test their device with a large variety of stimulus.



## 8 Transaction Logging

The Expresso Testbench supports logging Transaction Layer traffic to standard output and to a file. An example log is shown below. The fields follow the PCI Express Specification definitions for packet generation. The user is provided a handle to the log(s) and may insert their own log data as desired. The lines below starting with "# tb\_tob.ref\_design\_ts" are examples of user-implemented logging information.

```
# tb_top.ref_design_ts : ####### PHYSICAL LAYER UP #######
 tb_top.ref_design_ts : ####### DATA LINK LAYER UP #######
 Transaction Layer packet display log:
   * D - Downstream traffic (BFM Tx to DUT Rx)
   * U - Upstream traffic (DUT Tx to BFM Rx)
   * For best viewing results, use a fixed width font
                                           F C
                                                           С
                                                  Ср
                                                                М
                                                     C C f C
                                          L i p Cp B
                                                    f f g f
                                          arl L C
                                          ssSA o
#
                                                     g
#
                                          tttd
                                                     B
                                                        Ď
                                          B B a d n
                                                     u
                                                        е
                                                          n
                                                             е
                                          E E t r t
     CMD Tg RqID CpID Len Addr64 Addr32 L F S LA Bct Bs Dv F Reg MC Time(nS)
# tb_top.ref_design_ts : ** Configure Device Under Test **
# tb_top.ref_design_ts : Initialize Completer ID
# D : CfgWr 00 0080 --- 001 ----- 0 0 - -- 00 11 0 000 --
                                                                       11464
# D : Data == 00000000
# U : Cpl 00 0080 0088 000 ------ --- - - 0 00 004 -- -- - ---
                                                                       13128
# tb_top.ref_design_ts : Read Vendor and Device ID
# D : CfgRd 01 0080 ---- 001 ------ 0 f - -- -00 11 0 000 --
                                                                       13144
# U : CplD 01 0080 0088 001 ------ -- - 0 00 004 -- -- -- --
                                                                       14840
      Data (Tag 01) == e00119aa
# tb_top.ref_design_ts : Setup Base Address Registers
# D : CfgWr 02 0080 --- 001 ----- 0 f - -- 00 11 0 010 --
                                                                       14840
# D : Data == f0000000
# U : Cpl 02 0080 0088 000 ------ --- - - 0 00 004 -- -- - ---
                                                                       16520
# D : CfgWr 03 0080 ---- 001 ------ 0 f - -- -0 11 0 014 --
                                                                       16536
      Data == e0000000
# U : Cpl 03 0080 0088 000 ------ -- - 0 00 004 -- -- - ---
                                                                       18216
# D : CfgWr 04 0080 --- 001 ----- 0-- 0 f - -- 00 11 0 018 --
                                                                       18232
     Data == d0000000
# U : Cpl 04 0080 0088 000 ------ -- - 0 00 004 -- -- -- --
                                                                       19912
# D : CfgRd 05 0080 ---- 001 ------ ---- 0 f - -- --- 00 11 0 010 --
# U : CpID 05 0080 0088 001 ------ -- - 0 00 004 -- -- -- --
                                                                       21624
      Data (Tag 05) == f0000000
# D : CfgRd 06 0080 ---- 001 ------ 0 f - -- -0 0 11 0 014 --
                                                                        21624
# U : CpID 06 0080 0088 001 ------ -- 0 00 004 -- -- -- --
                                                                       23320
# U : Data (Tag 06) == e00000000
# D : CfgRd 07 0080 ---- 001 ------ 0 f - -- -00 11 0 018 --
                                                                        23320
# U : CplD 07 0080 0088 001 ------ --- - 0 00 004 -- -- - ---
                                                                        25032
     Data (Tag 07) == d0000000
# tb_top.ref_design_ts : Enable SERR#, PERR#, Bus Master, Memory, and I/O
# D : CfgWr 08 0080 --- 001 ----- 0 3 - -- 00 11 0 004 --
                                                                       25048
# D : Data == 00000147
# U : Cpl 08 0080 0088 000 ------ --- - - 0 00 004 -- -- - ---
# D : CfgRd 09 0080 ---- 001 ------ 0 f - -- -0 0 11 0 004 --
                                                                        26744
# U : CplD 09 0080 0088 001 ------ -- - 0 00 004 -- -- -- --
                                                                       28440
     Data (Tag 09) == 00100147
```



## 9 Link Status/Error (mgmt\_pcie\_status)

pcie\_model is a combination of Northwest Logic's Expresso Core configured for Root Port operation and a behavioral PCI Express PHY. pcie\_model contains a wealth of PCI Express status and error information on mgmt\_pcie\_status. This information may optionally be included in the Log.

mgmt\_pcie\_status contains a wealth of diagnostic information including:

- Link Up/Down Status
- Error indicators
- PCI Express Credit information for both devices in the link
- Raw Physcial Layer parallel data (scrambled)
  - Physical Layer Transmit K, Data are provided to assist with Physical Layer debug. Note: Physical Layer data except Ordered Sets and K Characters is scrambled per PCI Express Specification.
- Raw Data Link/Transaction Layer parallel data (unscrambled)
  - Data Link and Transaction Layer K, Data are provided to assist with Data Link and Transaction Layer debug. Data is unscrambled for the Data Link and Transaction Layer ports and is presented in the same format described in the Data Link and Transaction Layer portions of the PCI Express Specification.
- Signals to highlight interesting portions of the Data Link/Transaction Layer data such as
  - Highlight clock cycles containing TLPs and TLP type
  - Highlight clock cycles containing DLLP and DLLP type
- Key core state machines which can be informative for debugging problems with training

Please see the Expresso Core User Guide for details on the fields of the mgmt\_pcie\_status port.

## 10 Shortening Simulation Time

The Expresso Testbench contains two short cuts to reduce training time. pcie\_model contains an input mgmt\_short\_sim which should be asserted to shorten training time. When mgmt\_short\_sim == 1, the core will use modified training as follows:

- Only 16 instead of the required 1024 TS1 sets will be required to be transmitted in Polling. Active prior to making progress
- All PCI Express training timeouts are reduced as follows:
  - 1 mS -> 10 uS (can't be too short since PHYs must be able to complete data rate changes)
  - o 2 mS -> 5 uS
  - o 12 mS -> 10 uS
  - o 24 mS -> 20 uS
  - o 48 mS -> 40 uS

mgtm\_short\_sim should normally be asserted to reduce training time. mgmt\_short\_sim may not be defined if the other PCI Express device in the link is not similarly modifying its training.



## 11 Licensing

The Expresso Testbench is delivered with Northwest Logic's Expresso and DMA Back-End Cores. It is not available on a stand-alone basis.

## 12 For More Information

For more information including licensing options, pricing and the latest version of this document:

- Visit our website at www.nwlogic.com
- Send an e-mail to nwl@nwlogic.com
- Call us at 503-533-5800 x309

Northwest Logic is located at:

Address: 1100 NW Compton Drive, Suite 100

Beaverton, Oregon 97006

**United States** 

Phone: 503-533-5800

Fax: 503-533-5900