# DECODERS IN VERILOG

**LAB # 08** 



**Fall 2023** 

#### **CSE-304L**

### **Computer Organization & Architecture Lab**

Submitted by: AIMAL KHAN

Registration No.: 21PWCSE1996

Class Section: A

"On my honor, as student of University of Engineering and Technology, I have neither given nor received unauthorized assistance on this academic work."

Student Signature:

Submitted to:

Dr. Bilal Habib

Sunday, December 17, 2023

Department of Computer Systems Engineering
University of Engineering and Technology, Peshawar

## ASSESSMENT RUBRICS COA LABS

| LAB REPORT ASSESSMENT |                                                          |                                                                                                                         |                                                                    |                                                                   |                   |
|-----------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------|-------------------|
|                       | Criteria                                                 | Excellent                                                                                                               | Average                                                            | Nill                                                              | Marks<br>Obtained |
| 1.                    | Objectives of Lab                                        | All objectives of lab<br>are properly covered<br>[Marks 10]                                                             | Objectives of<br>lab are partially<br>covered<br>[Marks 5]         | Objectives of lab<br>are not shown<br>[Marks 0]                   |                   |
| 2.                    | MIPS instructions with Comments and proper indentations. | All the instructions<br>are well written with<br>comments explaining<br>the code and<br>properly indented<br>[Marks 20] | Some instructions are missing are poorly commented code [Marks 10] | The instructions are not properly written [Marks 0]               |                   |
| 3.                    | Simulation run<br>without error and<br>warnings          | The code is running in the simulator without any error and warnings [Marks 10]                                          | The code is running but with some warnings or errors. [Marks 5]    | The code is written but not running due to errors [Marks 0]       |                   |
| 4.                    | Procedure                                                | All the instructions are written with proper procedure [Marks 20]                                                       | Some steps are<br>missing<br>[Marks 10]                            | steps are totally<br>missing<br>[Marks 0]                         |                   |
| 5.                    | OUTPUT                                                   | Proper output of the code written in assembly [Marks 20]                                                                | Some of the outputs are missing [Marks 10]                         | No or wrong<br>output<br>[Marks 0]                                |                   |
| 6.                    | Conclusion                                               | Conclusion about the lab is shown and written [Marks 20]                                                                | Conclusion about<br>the lab is<br>partially shown<br>[Marks 10]    | Conclusion about<br>the lab is not<br>shown [Marks0]<br>[Marks 0] |                   |
| 7.                    | Cheating                                                 |                                                                                                                         |                                                                    | Any kind of cheating will lead to 0 Marks                         |                   |
| Total Marks Obtained: |                                                          |                                                                                                                         |                                                                    |                                                                   |                   |
|                       |                                                          | Instructor Signa                                                                                                        | ature:                                                             |                                                                   |                   |

## **Decoders in Verilog**

## **Objectives:**

Create and test various decoders in Verilog.

## Tasks:

**Task 1**: Implement 2X4 Decoder using gate level modeling in Verilog. **DUT Code:** 

```
module Decoder_2x4(A, B, E, I);
    input A, B, E;
    output [3: 0]I; // 3 inputs

    wire nA, nB;

    not n1(nA, A);
    not n2(nB, B);

    and a1(I[0], nA, nB, E);
    and a2(I[1], nA, B, E);
    and a3(I[2], A, nB, E);
    and a4(I[3], A, B, E);
endmodule;
```

```
module Decoder_2x4_tb;
    reg A, B, E;
    wire [3:0] I;
    // Instantiate the Decoder_2x4 module
    Decoder_2x4 uut (
        .A(A),
        .B(B),
        .E(E),
        .I(I)
    );
    // Clock generation (not used in this example)
    reg clk = 0;
    always #5 clk = ~clk;
    // Testbench stimulus
    initial begin
        // Test case 1: Enable (E) is high, A=0, B=0
        A = 0;
        B = 0;
```

```
E = 1;
        #10 $display("Input: A=%b, B=%b, E=%b, Output: I=%b", A, B,
E, I);
        // Test case 2: Enable (E) is high, A=1, B=0
        A = 1;
        B = 0;
        #10 $display("Input: A=%b, B=%b, E=%b, Output: I=%b", A, B,
E, I);
        // Test case 3: Enable (E) is high, A=0, B=1
        A = 0;
        B = 1;
        #10 $display("Input: A=%b, B=%b, E=%b, Output: I=%b", A, B,
E, I);
        // Test case 4: Enable (E) is high, A=1, B=1
        A = 1;
        B = 1;
        #10 $display("Input: A=%b, B=%b, E=%b, Output: I=%b", A, B,
E, I);
        // End simulation
        $finish;
end
endmodule;
```



**Task 2**: Implement 3X8 Decoder using gate level modeling in Verilog. **DUT Code:** 

```
module Decoder_3x8 ( select, enable, out);
input wire[2:0] select;
input wire enable;
output wire[7:0] out;

assign out[0] = (enable & ~select[0] & ~select[1] & ~select[2]);
assign out[1] = (enable & ~select[0] & ~select[1] & select[2]);
assign out[2] = (enable & ~select[0] & select[1] & ~select[2]);
assign out[3] = (enable & ~select[0] & select[1] & select[2]);
assign out[4] = (enable & select[0] & ~select[1] & ~select[2]);
assign out[5] = (enable & select[0] & ~select[1] & select[2]);
assign out[6] = (enable & select[0] & select[1] & ~select[2]);
assign out[7] = (enable & select[0] & select[1] & select[2]);
endmodule;
```

```
module test_Decoder_3x8;
reg [2:0] select;
reg enable;
wire [7:0] out;
// Instantiate the 3x8 Decoder
Decoder 3x8 dut (
    .select(select),
    .enable(enable),
    .out(out)
);
// Clock generation (not used in this example)
reg clk = 0;
always \#5 clk = \simclk;
// Testbench stimulus
initial begin
    // Test case 1
    select = 3'b000;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
    // Test case 2
    select = 3'b001;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
    // Test case 3
    select = 3'b010;
```

```
enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
    // Test case 4
    select = 3'b011;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
    // Test case 5
    select = 3'b100;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
    // Test case 6
    select = 3'b101;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
    // Test case 7
    select = 3'b110;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
    // Test case 8
    select = 3'b111;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
end
endmodule;
```



**Task 3**: Implement 3X8 Decoder using 2X4 Decoder.

#### **DUT Code:**

```
module Decoder_3x8_using_2x4 ( select, enable, out);
input wire[2:0] select;
input wire enable;
output wire[7:0] out;
wire [3:0] decoder1_out;
wire [3:0] decoder2_out;
Decoder_2x4 decoder1 (
    .select(select[1:0]),
    .enable(enable),
    .out(decoder1_out)
);
Decoder_2x4 decoder2 (
    .select(select[2:1]),
    .enable(enable),
    .out(decoder2_out)
);
assign out = {decoder2_out, decoder1_out};
endmodule;
```

```
module test_Decoder_3x8_using_2x4;
reg [2:0] select;
reg enable;
wire [7:0] out;
// Instantiate the 3x8 Decoder
Decoder_3x8_using_2x4 dut (
    .select(select),
    .enable(enable),
    .out(out)
);
// Clock generation (not used in this example)
reg clk = 0;
always #5 clk = ~clk;
// Testbench stimulus
initial begin
    // Test case 1
    select = 3'b000;
    enable = 1;
```

```
#10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
    // Test case 2
    select = 3'b001;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
   // Test case 3
    select = 3'b010;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
    // Test case 4
    select = 3'b011;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
    // Test case 5
    select = 3'b100;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
    // Test case 6
    select = 3'b101;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
   // Test case 7
    select = 3'b110;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
    // Test case 8
    select = 3'b111;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
end
endmodule;
```



**Task 4**: Implement 4X16 Decoder using 3X8 Decoder.

#### **DUT Code:**

```
module Decoder_4x16_using_3x8 (select,enable,out);
input wire[3:0] select;
input wire enable;
output wire[15:0] out;
wire [7:0] decoder1_out;
wire [7:0] decoder2_out;
Decoder_3x8 decoder1 (
    .select(select[2:0]),
    .enable(enable),
    .out(decoder1_out)
);
Decoder_3x8 decoder2 (
    .select(select[3:1]),
    .enable(enable),
    .out(decoder2_out)
);
assign out = {decoder2_out, decoder1_out};
endmodule;
```

```
module test_Decoder_4x16_using_3x8;
```

```
reg [3:0] select;
reg enable;
wire [15:0] out;
// Instantiate the 4x16 Decoder
Decoder_4x16_using_3x8 dut (
    .select(select),
    .enable(enable),
    .out(out)
);
// Clock generation (not used in this example)
reg clk = 0;
always #5 clk = ~clk;
// Testbench stimulus
initial begin
    // Test case 1
    select = 4'b0000;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
    // Test case 2
    select = 4'b0001;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
    // Test case 3
    select = 4'b0010;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
    // Test case 16
    select = 4'b1111;
    enable = 1;
    #10 $display("Input: select=%b, enable=%b, Output=%b", select,
enable, out);
end
endmodule;
```



# **Reference:**

To view my codes, please refer to my GitHub Account.

# **Conclusion:**

In conclusion, I have learned how to create and use decoders in Verilog.

The End.