# FINAL PROJECT REPORT

CE-321L/CS-330L: Computer Architecture

**Array Data Sorter** 

Muhammad Youshay Rabia Shahab Sidra Aamir Iqra Azfar

# CE-321L/CS-330L: Computer Architecture

# **Array data Sorter**

## 26/04/2023

## **Description:**

We made a 5 stage pipelined processor that was used to sort an array of data in which we also introduced hazard detection system in it and resolved it using forwarding, flushing the pipeline and stalling.

#### **Introduction:**

As mentioned in description above, our problem statement was to build a 5 stage pipelined processer to sort an array, and develop in it, hazard detection and resolution system. Our objective of this project was to construct this processor, which is able to sort an array, while capable of detecting and resolving hazards, if any occurs.

## Methodology:

- Explanation of the project (task wise).
  - Firstly, for sorting data, we used bubble sort as our sorting algorithm. We converted
    its pseudo code to assembly language and tested it on <a href="https://venus.kvakil.me/">https://venus.kvakil.me/</a>
    Once our sorting algorithm correctly sorted the sample data, we proceeded towards
    making processor.
  - 2. We modified our single cycle processor now in order to run the sorting algorithm on it. Firstly, we converted bubble sort algorithm to machine code instructions, these instructions were put in instruction memory, so instruction memory is modified. Secondly data memory is modified to adjust according to our sorting algorithm. Thirdly, a branch control unit is introduced to deal with branch (blt) type instructions, this unit was not present in the single cycle processor we made in lab 11.
  - 3. Now, once our single cycle processor worked properly, we had to convert it to a pipelined processor with 5 stages. This processor have 4 new modules for 4 registers, that are; IF/ID, ID/EX, EX/MEM and MEM/WB. There's a forwarding unit module that looks after forwarding technique where ever data hazard is encountered.
  - 4. Moving forward, we had to introduce hazard detection unit in our pipelined processor. We encountered data hazards only, and techniques are used to resolve them, that are forwarding, stalling and flushing the pipeline.

#### **SNIPPETS OF CODE:**

Note: Only some important modules are shown above, others can be seen on this **Github** link!

#### 1. SINGLE CYCLE BUBBLE SORT:

#### **Branch Control Unit Code:**

```
module branch_control(
                input [3:0] Funct,
                input less,
                input CarryOut,
                output reg comp
        );
        always @ (*)
        begin
                if ((Funct[2:0] == 3'b000) && (CarryOut == 1'b1))
                        comp = 1'b1; //for beq
                else if ((Funct[2:0] == 3'b100) && ( less == 1'b1))
                        comp = 1'b1; //for blt
                else
                        comp = 1'b0;
        end
endmodule
```

## **Instruction Memory:**

```
module Instruction_Memory(
       input [63:0] Inst_Address,
       output reg [31:0] instruction
);
reg [7:0] inst_mem[159:0];
initial
begin
       inst\_mem[0] = 8'b10010011;
       inst mem[1] = 8'b00000101;
       inst_mem[2] = 8'b01000000;
       inst_mem[3] = 8'b000000000;
       inst_mem[4] = 8'b00010011;
       inst mem[5] = 8'b00000011;
       inst_mem[6] = 8'b000000000;
       inst_mem[7] = 8'b000000000;
       inst_mem[8] = 8'b10010011;
       inst mem[9] = 8'b00000011;
       inst_mem[10] = 8'b000000000;
       inst_mem[11] = 8'b000000000;
       inst_mem[12] = 8'b10010011;
       inst_mem[13] = 8'b00000010;
       inst_mem[14] = 8'b000000000;
       inst_mem[15] = 8'b000000000;
```

```
inst mem[16] = 8'b01100011;
inst_mem[17] = 8'b00001000;
inst mem[18] = 8'b10110011;
inst_mem[19] = 8'b00001000;
inst_mem[20] = 8'b10010011;
inst_mem[21] = 8'b00001010;
inst_mem[22] = 8'b000000000;
inst_mem[23] = 8'b000000000;
inst_mem[24] = 8'b10110011;
inst mem[25] = 8'b10001010;
inst_mem[26] = 8'b01101010;
inst_mem[27] = 8'b000000000;
inst_mem[28] = 8'b10110011;
inst_mem[29] = 8'b10001010;
inst_mem[30] = 8'b01101010;
inst mem[31] = 8'b000000000;
inst mem[32] = 8'b10110011;
inst mem[33] = 8'b10001010;
inst mem[34] = 8'b01101010;
inst_mem[35] = 8'b000000000;
inst_mem[36] = 8'b10110011;
inst_mem[37] = 8'b10001010;
inst mem[38] = 8'b01101010;
inst mem[39] = 8'b000000000;
inst_mem[40] = 8'b10110011;
inst mem[41] = 8'b10001010;
inst mem[42] = 8'b01101010;
inst_mem[43] = 8'b000000000;
inst_mem[44] = 8'b10110011;
inst mem[45] = 8'b10001010;
inst_mem[46] = 8'b01101010;
inst mem[47] = 8'b000000000;
inst_mem[48] = 8'b10110011;
inst mem[49] = 8'b10001010;
inst\_mem[50] = 8'b01101010;
inst mem[51] = 8'b000000000;
inst_mem[52] = 8'b10110011;
inst mem[53] = 8'b10001010;
inst_mem[54] = 8'b01101010;
inst mem[55] = 8'b000000000;
inst_mem[56] = 8'b00010011;
inst mem[57] = 8'b00000011:
inst_mem[58] = 8'b00010011;
inst mem[59] = 8'b000000000;
inst_mem[60] = 8'b10010011;
inst_mem[61] = 8'b00000011;
inst_mem[62] = 8'b000000000;
inst mem[63] = 8'b000000000;
inst mem[64] = 8'b10010011;
inst mem[65] = 8'b00000011;
inst mem[66] = 8'b00000011;
inst_mem[67] = 8'b000000000;
inst_mem[68] = 8'b11100011;
inst_mem[69] = 8'b10000110;
inst_mem[70] = 8'b10110011;
```

```
inst mem[71] = 8'b111111100;
inst\_mem[72] = 8'b00110011;
inst mem[73] = 8'b00001011;
inst_mem[74] = 8'b01111011;
inst_mem[75] = 8'b000000000;
inst_mem[76] = 8'b00110011;
inst_mem[77] = 8'b00001011;
inst_mem[78] = 8'b01111011;
inst_mem[79] = 8'b000000000;
inst mem[80] = 8'b00110011;
inst mem[81] = 8'b00001011;
inst_mem[82] = 8'b01111011;
inst_mem[83] = 8'b000000000;
inst_mem[84] = 8'b00110011;
inst_mem[85] = 8'b00001011;
inst mem[86] = 8'b01111011;
inst mem[87] = 8'b000000000;
inst mem[88] = 8'b00110011;
inst mem[89] = 8'b00001011;
inst_mem[90] = 8'b01111011;
inst_mem[91] = 8'b000000000;
inst_mem[92] = 8'b00110011;
inst mem[93] = 8'b00001011;
inst mem[94] = 8'b01111011;
inst_mem[95] = 8'b000000000;
inst mem[96] = 8'b00110011;
inst mem[97] = 8'b00001011;
inst_mem[98] = 8'b01111011;
inst_mem[99] = 8'b000000000;
inst mem[100] = 8'b00110011;
inst mem[101] = 8'b00001011;
inst mem[102] = 8'b01111011;
inst\_mem[103] = 8'b000000000;
inst mem[104] = 8'b10010011;
inst_mem[105] = 8'b10000011;
inst mem[106] = 8'b00010011;
inst_mem[108] = 8'b00110011;
inst mem[109] = 8'b10000111;
inst_mem[110] = 8'b01011010;
inst mem[111] = 8'b000000000;
inst_mem[112] = 8'b10110011;
inst mem[113] = 8'b00000111:
inst_mem[114] = 8'b01011011;
inst mem[115] = 8'b000000000;
inst_mem[116] = 8'b00010011;
inst mem[117] = 8'b00001011;
inst_mem[118] = 8'b000000000;
inst mem[119] = 8'b000000000;
inst mem[120] = 8'b00000011;
inst mem[121] = 8'b00111000;
inst mem[122] = 8'b00000111;
inst_mem[123] = 8'b000000000;
inst_mem[124] = 8'b10000011;
inst_mem[125] = 8'b10111000;
inst mem[126] = 8'b00000111;
```

```
inst_mem[127] = 8'b000000000;
       inst\_mem[128] = 8'b11100011;
       inst mem[129] = 8'b00000010;
       inst_mem[130] = 8'b00011000;
       inst_mem[131] = 8'b111111101;
       inst_mem[132] = 8'b11100011;
       inst_mem[133] = 8'b01000000;
       inst_mem[134] = 8'b00011000;
       inst_mem[135] = 8'b111111101;
       inst mem[136] = 8'b00110011;
       inst_mem[137] = 8'b00001001;
       inst_mem[138] = 8'b000000000;
       inst_mem[139] = 8'b000000001;
       inst_mem[140] = 8'b00110011;
       inst_mem[141] = 8'b00001000;
       inst mem[142] = 8'b00010000;
       inst_mem[143] = 8'b00000001;
       inst mem[144] = 8'b00100011;
       inst mem[145] = 8'b00110000;
       inst_mem[146] = 8'b00000111;
       inst_mem[147] = 8'b00000001;
       inst_mem[148] = 8'b10110011;
       inst_mem[149] = 8'b00001000;
       inst mem[150] = 8'b00100000;
       inst_mem[151] = 8'b00000001;
       inst mem[152] = 8'b00100011;
       inst_mem[153] = 8'b10110000;
       inst_mem[154] = 8'b00010111;
       inst_mem[155] = 8'b00000001;
       inst mem[156] = 8b11100011;
       inst_mem[157] = 8'b00000100;
       inst mem[158] = 8'b000000000;
       inst_mem[159] = 8'b11111010;
  end
       always @(Inst_Address)
       instruction={inst_mem[Inst_Address+3],inst_mem[Inst_Address+2],inst_mem[Inst_Addre
ss+1],inst_mem[Inst_Address]};
       end
endmodule
```

## **Data Memory**

```
module Data Memory(
      input [63:0] Mem Addr, Write Data,
      input clk, MemWrite, MemRead,
      output reg [63:0] Read_Data,
      output [63:0] element1,
  output [63:0] element2,
  output [63:0] element3,
  output [63:0] element4
);
reg [7:0] DataMemory [63:0];
integer i;
integer x;
 initial
  begin
   for (i = 0; i < 64; i = i + 1)
   begin
    DataMemory[i] = 0;
   end
  end
assign element1 = {DataMemory[7],DataMemory[6], DataMemory[5], DataMemory[4],
DataMemory[3], DataMemory[2], DataMemory[1], DataMemory[0]};
assign element2 = {DataMemory[15], DataMemory[14], DataMemory[13],
DataMemory[12], DataMemory[11], DataMemory[10], DataMemory[9],
DataMemory[8]};
assign element3 =
{DataMemory[23],DataMemory[21],DataMemory[20],DataMemory[19]
,DataMemory[18],DataMemory[17],DataMemory[16]};
assign element4= {DataMemory[31], DataMemory[30], DataMemory [29],
DataMemory[28], DataMemory[27], DataMemory[26], DataMemory[25]
,DataMemory[24]};
 always @( posedge clk)
  begin
  if (MemWrite == 1'b1)
  begin
   DataMemory[Mem_Addr] = Write_Data[7:0];
   DataMemory[Mem\_Addr + 1] = Write\_Data[15:8];
   DataMemory[Mem Addr + 2] = Write Data[23:16];
   DataMemory[Mem Addr + 3] = Write Data[31:24];
   DataMemory[Mem\_Addr + 4] = Write\_Data[39:32];
   DataMemory[Mem\_Addr + 5] = Write\_Data[47:40];
   DataMemory[Mem Addr + 6] = Write Data[55:48];
   DataMemory[Mem\_Addr + 7] = Write\_Data[63:56];
  end
  end
 always @(*)
```

```
begin
if (MemRead == 1'b1)
begin
Read_Data = {DataMemory[Mem_Addr + 7], DataMemory[Mem_Addr +
6],DataMemory[Mem_Addr + 5], DataMemory[Mem_Addr + 4],
DataMemory[Mem_Addr + 3], DataMemory[Mem_Addr + 2],DataMemory[Mem_Addr +
1], DataMemory[Mem_Addr]};
end
end
end
end
```

## **Top Module of Single Cycle Processor:**

```
module Single Cycle Processor(
  input clk, reset,
  output wire [63:0] element1, element2, element3, element4
  // Inputs
  wire [31:0] instruction;
  // Control signals
  wire [6:0] opcode;
  wire [4:0] rs1;
  wire [4:0] rs2;
  wire [4:0] rd;
  wire [1:0] ALUOp;
// wire [3:0] Funct;
  wire [2:0] funct3;
  wire [6:0] funct7;
  wire [3:0] Operation;
  wire less, comp, Branch, Zero, MemRead, MemToReg, MemWrite, ALUSrc, RegWrite,
data_memory_select;
  // Intermediate signals
  wire [63:0] imm_data;
  wire [63:0] register_file_mux_out;
  wire [63:0] alu_result;
  wire [63:0] data_memory_read_out;
  wire [63:0] WriteData;
  wire [63:0] readData1;
  wire [63:0] readData2;
  // Outputs
  wire [63:0] pc_default_out;
  wire [63:0] pc_branch_out;
  wire [63:0] pc_mux_out;
  wire [63:0] PC_Out;
Instruction Memory IM(.Inst Address(PC Out),.instruction(instruction));
ImmDataExtractor ID(.instruction(instruction),.imm_data(imm_data));
```

```
InstructionParser
IP(.opcode(opcode),.instruction(instruction),.rs1(rs1),.rs2(rs2),.rd(rd),.funct3(funct3),.funct7(funct7
ALU Control ALU C(.ALUOp(ALUOp),.Funct({instruction[30],
instruction[14:12]}),.Operation(Operation));
Control Unit
CU(.opcode(opcode),.Branch(Branch),.ALUOp(ALUOp),.RegWrite(RegWrite),.MemRead(MemR
ead),.MemToReg(MemToReg),.MemWrite(MemWrite),.ALUSrc(ALUSrc));
branch control BC(.Funct({instruction[30],
instruction[14:12]}),.less(less),.CarryOut(Zero),.comp(comp));
registerFile
rf(.WriteData(WriteData),.rs1(rs1),.rs2(rs2),.rd(rd),.readData1(readData1),.readData2(readData2),.
RegWrite(RegWrite),.clk(clk),.reset(reset));
mux Mux_3_RF(.sel(ALUSrc),.a(imm_data),.b(readData2),.data_out(register_file_mux_out));
mux
Mux 2 DM(.sel(MemToReg),.a(data memory read out),.b(alu result),.data out(WriteData));
Data Memory
DM(.MemWrite(MemWrite),.MemRead(MemRead),.Mem Addr(alu result),.Write Data(readDat
a2),.clk(clk),.Read Data(data memory read out), .element1(element1), .element2(element2),
.element3(element3), .element4(element4));
ALU(.a(readData1),.b(register_file_mux_out),.ALUOp(Operation),.Result(alu_result),.CarryOut(Z
ero),.less(less));
mux PC Mux(.sel(Branch & comp),
.a(pc_branch_out),.b(pc_default_out),.data_out(pc_mux_out));
Adder Pc Adder(.a(PC Out),.b(64'd4),.out(pc default out));
Adder Pc_branch_Adder(.a(PC_Out),.b(imm_data << 1), .out(pc_branch_out));
Program_Counter Prog_count(.PC_In(pc_mux_out),.PC_Out(PC_Out),.clk(clk),.reset(reset));
```

## **Register File**

```
module registerFile(
        input [63:0] WriteData,
        input [4:0] rs1,
        input [4:0] rs2,
        input [4:0] rd,
        output reg [63:0] readData1,
        output reg [63:0] readData2,
        input clk, reset, RegWrite
);
reg [63:0] Registers [31:0];
integer i;
initial begin
for (i=0; i<64; i=i+1)
begin
Registers [i] = 8'h0;
end
Registers [11] = 8'h8;
end
always @(*)
  begin
   if (reset == 1)
     begin
```

```
readData1 = 64'b0;
     readData2 = 64'b0;
    end
   else
     begin
     readData1 = Registers[rs1];
     readData2 = Registers[rs2];
     end
  end
always @ (posedge clk)
  begin
   if (RegWrite == 1)
    begin
      Registers[rd] = WriteData;
     end
   end
endmodule
```

# **SIMULATION results (Single Cycle)**

Before (unsorted)



## After (sorted)



INFO: [USF-XSim-97] XSim simulation ran for 1000ns | launch\_simulation: Time (s): cpu = 00:00:21; elapsed = 00:00:27. Memory (MB): peak = 1024.426; gain = 0.000

## 2. <u>Pipelined Processor Testing:</u>

## **Top Module**

```
module Pipelined_Processor(input clk, reset);
//IF/ID
wire [31:0] IF_ID_Ins;
wire [63:0] IF_ID_PC;
//ID/EX
wire [3:0] ID_EX_Instruction;
wire [4:0] ID EX rs1;
wire [4:0] ID_EX_rs2;
wire [4:0] ID_EX_rd;
wire [63:0] ID_EX_imm_data;
wire [63:0] ID_EX_ReadData1;
wire [63:0] ID EX ReadData2;
wire [63:0] ID EX PC;
wire [1:0] ID_EX_ALUOp;
wire ID EX ALUSrc;
wire ID_EX_Branch;
wire ID_EX_MemRead;
wire ID_EX_MemtoReg;
wire ID_EX_MemWrite;
wire ID_EX_RegWrite;
//EX/MEM
wire [4:0] EX_Mem_rd;
wire [63:0] EX_Mem_Adder, EX_Mem_ALU_Result, EX_Mem_ForwardB_MUX;
wire EX_Mem_Branch, EX_Mem_MemRead, EX_Mem_MemtoReg, EX_Mem_MemWrite,
EX_Mem_RegWrite;
wire[63:0] EX_Mem_Zero;
//MEM/WB
wire [63:0] Mem_WB_Read_Data;
wire [63:0] Mem_WB_ALU_Result;
wire[4:0] Mem_WB_rd;
```

```
wire Mem_WB_MemtoReg;
wire Mem_WB_RegWrite;
//Others
wire [1:0] Fwd_A, Fwd_B;
wire [63:0] MuxA_Out, MuxB_Out;
wire [63:0] mux_out_1;
wire [63:0] mux_out_2;
wire [63:0] mux_out_3;
wire [63:0] PC_out;
wire [63:0] out 1;
wire [63:0] out_2;
wire [31:0] Instruction;
wire [6:0] opcode;
wire [4:0] rd;
wire [2:0] funct3;
wire [4:0] rs1;
wire [4:0] rs2;
wire [6:0] funct7;
wire [63:0] ReadData1;
wire [63:0] ReadData2;
wire [1:0] ALUOp;
wire [63:0] immediate;
wire [3:0] Operation;
wire [63:0] Result;
wire [63:0] Read_Data;
wire branch;
wire MemRead;
wire MemtoReg;
wire MemWrite;
wire ALUSrc;
wire RegWrite;
wire Zero;
Program_Counter pc (.clk(clk), .reset(reset), .PC_In(mux_out_1), .PC_Out(PC_out));
Adder add1(.a(PC_out), .b(64'd4), .out(out_1));
Adder add2(.a(ID_EX_PC), .b(ID_EX_imm_data << 1), .out(out_2));
Mux a(.a(out_1), .b(EX_Mem_Adder), .SEL(EX_Mem_Branch & EX_Mem_Zero),
.data out(mux out 1));
Mux b(.a(MuxB_Out), .b(ID_EX_imm_data), .SEL(ID_EX_ALUSrc),
.data_out(mux_out_2));
Mux c(.a(Mem_WB_ALU_Result), .b(Mem_WB_Read_Data),
.SEL(Mem WB MemtoReg), .data out(mux out 3));
mux3by1
muxA(.data_out(MuxA_Out),.S(Fwd_A),.A(ID_EX_ReadData1),.B(mux_out_3),.C(EX_Me
m_ALU_Result));
```

mux3by1

muxB(.data\_out(MuxB\_Out),.S(Fwd\_B),.A(ID\_EX\_ReadData2),.B(mux\_out\_3),.C(EX\_Me
m\_ALU\_Result));

Instruction\_Memory im(.Inst\_Address(PC\_out), .Instruction(Instruction));

Instruction\_Parser IP(.instruction(IF\_ID\_Ins), .opcode(opcode), .rd(rd), .funct3(funct3), .rs1(rs1), .rs2(rs2), .funct7(funct7));

Control\_Unit CU(.Opcode(opcode), .ALUOp(ALUOp), .Branch(branch), .MemRead(MemRead), .MemtoReg(MemtoReg), .MemWrite(MemWrite), .ALUSrc(ALUSrc), .RegWrite(RegWrite));

Register\_File rf(.WriteData(mux\_out\_3),.rs1(rs1), .rs2(rs2), .rd(Mem\_WB\_rd),.RegWrite(RegWrite),.clk(clk),.reset(reset), .ReadData1(ReadData1), .ReadData2(ReadData2));

Immediate Data Generator ig(.instruction(IF ID Ins), .immediate(immediate));

ALU\_Control alu\_c(.ALUOp(ID\_EX\_ALUOp), .Funct(ID\_EX\_Instruction), .Operation(Operation));

ALU\_64\_bit alu (.a(MuxA\_Out), .b(mux\_out\_2),.ALUOp(Operation), .Result(Result), .Zero(Zero));

Data\_Memory dm(.clk(clk),.Mem\_Addr(EX\_Mem\_ALU\_Result), .Write\_Data(EX\_Mem\_ForwardB\_MUX), .MemWrite(EX\_Mem\_MemWrite), .MemRead(EX\_Mem\_MemRead),.Read\_Data(Read\_Data));

IF\_ID ifid(.clk(clk), .reset(reset), .Instruction(Instruction),.PC(PC\_out), .IF ID Ins(IF ID Ins), .IF ID PC(IF ID PC));

ID EX ID EX(

.clk(clk), .reset(reset),

.IF\_ID\_Instruction({IF\_ID\_Ins[30],IF\_ID\_Ins[14:12]}),.rs1(rs1),.rs2(rs2),.rd(rd),.imm\_data(i mmediate),.ReadData1(ReadData1),.ReadData2(ReadData2),.PC(IF\_ID\_PC),.ALUOp(ALUOp),.Branch(branch), .MemRead(MemRead), .MemtoReg(MemtoReg), .MemWrite(MemWrite),

 $.ALUSrc(ALUSrc),.RegWrite(RegWrite),.ID\_EX\_Instruction(ID\_EX\_Instruction),.ID\_EX\_rs1(ID\_EX\_rs1),.ID\_EX\_rs2(ID\_EX\_rs2),.ID\_EX\_rd(ID\_EX\_rd),.ID\_EX\_imm\_data(ID\_EX\_imm\_data),.ID\_EX\_ReadData1(ID\_EX\_ReadData1),.ID\_EX\_ReadData2(ID\_EX\_ReadData2),.ID\_EX\_PC(ID\_EX\_PC),.ID\_EX\_ALUOp(ID\_EX\_ALUOp),.ID\_EX\_ALUSrc(ID\_EX\_ALUSrc),.ID\_EX\_Branch(ID\_EX\_Branch),.ID\_EX\_MemRead(ID\_EX\_MemRead),.ID\_EX\_MemtoReg(ID\_EX\_MemtoReg),.ID\_EX\_MemWrite(ID\_EX\_MemWrite),.ID\_EX\_RegWrite(ID\_EX\_RegWrite));\\$ 

Forwarding\_Unit

FU(.ID\_EX\_rs1(ID\_EX\_rs1),.ID\_EX\_rs2(ID\_EX\_rs2),.EX\_Mem\_rd(EX\_Mem\_rd),.EX\_Mem\_RegWrite(EX\_Mem\_RegWrite),.Mem\_WB\_rd(Mem\_WB\_rd),.Mem\_WB\_RegWrite(Mem\_WB\_RegWrite),.Forward\_A(Fwd\_A),.Forward\_B(Fwd\_B)\_);

 $EX\_Mem\ EXMem(.clk(clk), .reset(reset), .ID\_EX\_Branch(ID\_EX\_Branch),\\$ 

.ID\_EX\_MemRead(ID\_EX\_MemRead),.ID\_EX\_MemtoReg(ID\_EX\_MemtoReg),

.ID\_EX\_MemWrite(ID\_EX\_MemWrite), .ID\_EX\_RegWrite(ID\_EX\_RegWrite),

```
.Adder(out 2),.Zero(Zero),.ALU Rslt(Result),.ForwardB MUX(MuxB Out),.ID EX rd(ID
      _EX_rd),.EX_Mem_Branch(EX_Mem_Branch),.EX_Mem_MemRead(EX_Mem_MemRead
      ),.EX Mem MemtoReg(EX Mem MemtoReg),
      .EX_Mem_MemWrite(EX_Mem_MemWrite),.EX_Mem_RegWrite(EX_Mem_RegWrite),.E
      X_Mem_Adder(EX_Mem_Adder),.EX_Mem_Zero(EX_Mem_Zero),
      .EX_Mem_ALU_Result(EX_Mem_ALU_Result),.EX_Mem_ForwardB_MUX(EX_Mem_F
      orwardB_MUX),.EX_Mem_rd(EX_Mem_rd));
      Mem WB MemWB(.clk(clk),
      .reset(reset),.EX Mem MemtoReg(EX Mem MemtoReg),.EX Mem RegWrite(EX Mem
      RegWrite),.Read_Data(Read_Data),
      .EX_Mem_ALU_Result(EX_Mem_ALU_Result),.EX_Mem_rd(EX_Mem_RD),.Mem_WB_
      MemtoReg(Mem_WB_MemtoReg),.Mem_WB_RegWrite(Mem_WB_RegWrite),.Mem_WB
      _Read_Data(Mem_WB_Read_Data),.Mem_WB_ALU_Result(Mem_WB_ALU_Result),.Me
      m_WB_rd(Mem_WB_rd));
      always @(posedge clk)
        begin
        $monitor(
          "Instruction = %b", Instruction,
          " RS1 = %d'', rs1,
          " RS2 = %d'', rs2,
          " RD = %d'', rd,
          " Result =%d", Result,
          "ForwardA =%d",Fwd A,
          " ForwardB =%d",Fwd_B
          );
         end
endmodule
```

## **Forwarding Unit:**

```
module Forwarding_Unit(
input [4:0] ID EX rs1.
input [4:0] ID EX rs2,
 input [4:0] EX_Mem_rd,//
 input EX_Mem_RegWrite,
 input [4:0] Mem_WB_rd,
input Mem_WB_RegWrite,
 output reg [1:0] Forward A,
output reg [1:0] Forward B
);
 always @(*) begin
 // Check for hazard on rs1/Forward_A from EX stage
  Forward_A = (EX_Mem_RegWrite && EX_Mem_rd != 0 &&
(EX Mem rd == ID EX rs1)) ? 2'b10 :
        // Check for hazard on rs1/Forward A from MEM stage
        (Mem WB RegWrite && Mem WB rd != 0 &&
(Mem_WB_rd == ID_EX_rs1) \&\&
```

```
!(EX_Mem_RegWrite && EX_Mem_rd != 0 && EX_Mem_rd
       == ID_EX_rs1)) ? 2'b01 :
               // No hazard on rs1/Forward A
               2'b00;
         // Check for hazard on rs2/Forward_B from EX stage
         Forward_B = (EX_Mem_RegWrite && EX_Mem_rd != 0 &&
       (EX\_Mem\_rd == ID\_EX\_rs2)) ? 2'b10 :
               // Check for hazard on rs2/Forward_B from MEM stage
               (Mem WB RegWrite && Mem WB rd != 0 &&
       (Mem_WB_rd == ID_EX_rs2) \&\&
                !(EX_Mem_RegWrite && EX_Mem_rd != 0 && EX_Mem_rd
       == ID_EX_rs2)) ? 2'b01 :
               // No hazard on rs2/Forward_B
               2'b00;
        end
endmodule
```

#### **Data Memory**

```
module Data Memory
input clk,
 input [63:0] Mem_Addr,
 input [63:0] Write_Data,
 input MemWrite,
 input MemRead,
output reg [63:0] Read_Data
 reg [7:0] Data_Memory [63:0];
 integer i;
 initial
  begin
   for (i=0; i<64; i=i+1)
    begin
     Data_Memory [i] = 8'd0;
    end
  end
always @(*)
  begin
   if(MemRead == 1)
    begin Read_Data = {
     Data_Memory[Mem_Addr+7], Data_Memory[Mem_Addr+6],
     Data Memory[Mem Addr+5], Data Memory[Mem Addr+4],
     Data Memory[Mem Addr+3], Data Memory[Mem Addr+2],
     Data_Memory[Mem_Addr+1], Data_Memory[Mem_Addr+0]
    };
    end
  end
always @(posedge clk)
  begin
   if (MemWrite == 1)
    begin
```

```
Data_Memory[Mem_Addr+7] = Write_Data[63:56];
Data_Memory[Mem_Addr+6] = Write_Data[55:48];
Data_Memory[Mem_Addr+5] = Write_Data[47:40];
Data_Memory[Mem_Addr+4] = Write_Data[39:32];
Data_Memory[Mem_Addr+3] = Write_Data[31:24];
Data_Memory[Mem_Addr+2] = Write_Data[23:16];
Data_Memory[Mem_Addr+1] = Write_Data[15:8];
Data_Memory[Mem_Addr+0] = Write_Data[7:0];
end
end
end
endmodule
```

#### **Instruction Memory**

```
module Instruction Memory(
 input [63:0] Inst_Address,
 output reg [31:0] Instruction
);
 reg [7:0] Instruction_Memory [7:0];
 initial
  begin
   //TESTCASE 1
      //Addi x1,x0,8
//
   Instruction_Memory[3] = 8'b000000000;
   Instruction_{\text{Memory}}[2] = 8'b10000000;
   Instruction_{\text{Memory}}[1] = 8'b000000000;
    Instruction_{\text{Memory}}[0] = 8'b10010011;
//
     //Addi x4,x0, x1
   Instruction_Memory[7] = 8'b000000000;
   Instruction_Memory[6] = 8'b00010000;
   Instruction_{\text{Memory}}[5] = 8'b00000010;
   Instruction_{\text{Memory}}[4] = 8'b00110011;
//TESTCASE 2
   //00800093 //Addi x1,x0,8
  Instruction Memory[3] = 8'b000000000;
  Instruction_{\text{Memory}}[2] = 8'b10000000;
  Instruction_Memory[1] = 8'b000000000;
  Instruction_{\text{Memory}}[0] = 8'b10010011;
  //00008213 //Addi x4,x1,2
  Instruction Memory[7] = 8'b000000000;
  Instruction_Memory[6] = 8b000000000;
  Instruction_{\text{Memory}}[5] = 8'b10000010;
  Instruction_{\text{Memory}}[4] = 8'b00010011;
  end
 always @ (Inst Address)
  begin
```

```
Instruction = {Instruction_Memory[Inst_Address+3],
Instruction_Memory[Inst_Address+2],
Instruction_Memory[Inst_Address+1],
Instruction_Memory[Inst_Address+0]};
end
endmodule
```

#### **Test Cases:**

```
//TESTCASE 1
                          //Addi x1,x0,8
    Instruction_Memory[3] = 8'b000000000;
    Instruction Memory[2] = 8'b100000000;
    Instruction_Memory[1] = 8'b000000000;
    Instruction Memory[0] = 8'bl0010011;
       //Addi x4,x0, x1
    Instruction_Memory[7] = 8'b000000000;
    Instruction_Memory[6] = 8'b00010000;
    Instruction_Memory[5] = 8'b000000010;
    Instruction_Memory[4] = 8'b00110011;
////TESTCASE 2
       //00800093 //Addi x1,x0,8
      Instruction Memory[3] = 8'b000000000;
      Instruction Memory[2] = 8'b10000000;
      Instruction_Memory[1] = 8'b000000000;
      Instruction Memory[0] = 8'b10010011;
      //00008213 //Addi x4,x1,2
      Instruction Memory[7] = 8'b000000000;
      Instruction Memory[6] = 8'b000000000;
      Instruction Memory[5] = 8'b10000010;
      Instruction Memory[4] = 8'b00010011;
```

#### TCL Console output for Test Case 1

```
# run 1000ns
Instruction =000000001000000000000000010010011 RS1 = 0 RS2 = 0 RD = 0 Result =
                                                    0 ForwardA =0 ForwardB =0
Instruction =000000001000000000000000010010011 RS1 = 0 RS2 = 8 RD = 1 Result =
                                                    0 ForwardA =0 ForwardB =0
Instruction =000000000000000000000000001000110011 RS1 = 0 RS2 = 8 RD = 1 Result =
                                                    8 ForwardA =0 ForwardB =0
8 ForwardA =0 ForwardB =0
                                                    x ForwardA =X ForwardB =2
x ForwardA =x ForwardB =x
x ForwardA =X ForwardB =X
x ForwardA =0 ForwardB =0
```

## **CL Console output for Test Case 2**

# 3. Hazard Detection in Pipelined Processor (Part3):

#### **Top Module:**

```
module Pipelined Processor Task 3
(clk, reset, element 1, element 2, element 3, element 4);
input clk,reset;
output wire [63:0] element1, element2, element3, element4;
wire [63:0] PC_to_IM;
wire [31:0] IM_to_IFID;
wire [6:0] opcode out;
wire[4:0] rd_out;
wire [2:0] funct3 out;
wire [6:0] funct7_out;
wire [4:0] rs1_out, rs2_out;
wire Branch_out, MemRead_out, MemtoReg_out, MemWrite_out, ALUSrc_out, RegWrite_out;
wire Is Greater out;
wire [1:0] ALUOp_out;
wire [63:0] mux to reg;
wire [63:0] mux_to_pc_in;
wire [3:0] ALU_C_Operation;
wire [63:0] adder_send_exmem;
wire [63:0] ReadData1 out, ReadData2 out;
wire [63:0] imm_data_out;
wire [63:0] int 4 = 64'd4;
wire [63:0] PC_plus_4_to_mux;
wire [63:0] alu mux out;
wire [63:0] alu_result_out;
wire zero out;
wire [63:0] imm to adder;
wire [63:0] imm adder to mux;
wire [63:0] DM_Read_Data_out;
wire [1:0] fwd_A_out, fwd_B_out;
wire [63:0] muxout_a, muxout_b;
wire pc mux sel wire;
wire PCWrite out;
wire IDEX Branch out, IDEX MemRead out, IDEX MemtoReg out,
IDEX_MemWrite_out, IDEX_ALUSrc_out, IDEX_RegWrite_out;
wire [63:0] IDEX PC addr, IDEX ReadData1 out, IDEX ReadData2 out, IDEX imm data out;
wire [3:0] IDEX_funct_in;
wire [4:0] IDEX_rd_out, IDEX_rs1_out, IDEX_rs2_out;
wire [1:0] IDEX_ALUOp_out;
wire [63:0] IFID PC addr;
wire [31:0] IFID_parse;
wire controlmux sel bit;
wire IFID_Write_out;
wire EXMEM_Branch_out, EXMEM_MemRead_out,
EXMEM_MemtoReg_out,EXMEM_MemWrite_out, EXMEM_RegWrite_out;
wire EXMEM zero out, EXMEM Is Greater out;
wire [63:0] EXMEM_PC_plus_imm, EXMEM_alu_result_out, EXMEM_ReadData2_out;
wire [3:0] EXMEM_funct_in;
wire [4:0] EXMEM_rd_out;
wire Flush signal;
wire [1:0] ALUop_IDEXin;
```

```
wire [3:0] funct in;
wire MEMWB_MemtoReg_out, MEMWB_RegWrite_out;
wire [63:0] MEMWB DM Read Data out, MEMWB alu result out;
wire [4:0] MEMWB_rd_out;
mux_2by1 mux_from_pc( .a(EXMEM_PC_plus_imm),.b(PC_plus_4_to_mux),
.sel(pc_mux_sel_wire), .data_out(mux_to_pc_in));
Program_Counter prog_count (.clk(clk), .reset(reset), .PCWrite(PCWrite_out),
.PC_In(mux_to_pc_in), .PC_Out(PC_to_IM));
Adder from_pc_adder( .A(PC_to_IM), .B(int_4), .out(PC_plus_4_to_mux));
Instruction Memory inst mem(.Inst Address(PC to IM), .Instruction(IM to IFID));
IF_ID ifid(.clk(clk), .Flush(Flush_signal), .IFID_Write(IFID_Write_out), .PC_addr(PC_to_IM),
.Instruc(IM_to_IFID), .PC_store(IFID_PC_addr), .Instr_store(IFID_parse));
Hazard_Detection hazard_det_unit(.IDEX_rd(IDEX_rd_out), .IFID_rs1(rs1_out),
.IFID_rs2(rs2_out), .IDEX_MemRead(IDEX_MemRead_out),
.IDEX_mux_out(controlmux_sel_bit), .IFID_Write(IFID_Write_out), .PCWrite(PCWrite_out));
Instruction Parser instr parser (.instruc(IFID parse), .opcode(opcode out), .rd(rd out),
.funct3(funct3 out), .rs1(rs1 out), .rs2(rs2 out), .funct7(funct7 out));
Control Unit cont unit(.Opcode(opcode out), .Branch(Branch out), .MemRead(MemRead out),
.MemtoReg(MemtoReg out), .MemWrite(MemWrite out), .ALUSrc(ALUSrc out),
.RegWrite(RegWrite_out), .ALUOp(ALUOp_out));
Register_File reg_file(.clk(clk), .reset(reset), .RegWrite(MEMWB_RegWrite_out),
.WriteData(mux_to_reg), .RS1(rs1_out), .RS2(rs2_out), .RD(MEMWB_rd_out),
.ReadData1(ReadData1 out), .ReadData2(ReadData2 out));
imm data generator imm data gen(.instruc(IFID parse), .imm data(imm data out));
ID_EX idex_reg(.clk(clk), .Flush(Flush_signal), .PC_addr(IFID_PC_addr),
.read data1(ReadData1 out), .read data2(ReadData2 out), .imm val(imm data out),
.funct_in(funct_in), .rd_in(rd_out), .rs1_in(rs1_out), .rs2_in(rs2_out),
.RegWrite(RegWrite_IDEXin), .MemtoReg(MemtoReg_IDEXin), .Branch(Branch_IDEXin),
.MemWrite(MemWrite_IDEXin), .MemRead(MemRead_IDEXin), .ALUSrc(ALUSrc_IDEXin),
.ALU op(ALUop IDEXin), .PC addr store(IDEX PC addr),
. read\_data1\_store(IDEX\_ReadData1\_out), . read\_data2\_store(IDEX\_ReadData2\_out), \\
.imm val store(IDEX imm data out), .funct in store(IDEX funct in),
.rd_in_store(IDEX_rd_out), .rs1_in_store(IDEX_rs1_out), .rs2_in_store(IDEX_rs2_out),
.RegWrite store(IDEX RegWrite out), .MemtoReg store(IDEX MemtoReg out),
.Branch_store(IDEX_Branch_out), .MemWrite_store(IDEX_MemWrite_out),
.MemRead_store(IDEX_MemRead_out), .ALUSrc_store(IDEX_ALUSrc_out),
.ALU_op_store(IDEX_ALUOp_out));
ALU_Control alu_control(.ALUOp(IDEX_ALUOp_out), .Funct(IDEX_funct_in),
.Operation(ALU_C_Operation));
mux_2by1 mux_with_ALU(.a(IDEX_imm_data_out), .b(muxout_b), .sel(IDEX_ALUSrc_out),
.data_out(alu_mux_out));
mux_3by1 fwd_a_mux(.a(IDEX_ReadData1_out), .b(mux_to_reg), .c(EXMEM_alu_result_out),
.sel(fwd_A_out), .data_out(muxout_a));
mux_3by1 fwd_b_mux(.a(IDEX_ReadData2_out), .b(mux_to_reg), .c(EXMEM_alu_result_out),
.sel(fwd_B_out), .data_out(muxout_b));
ALU_64_bit alu_64(.a(muxout_a), .b(alu_mux_out), .ALUOp(ALU_C_Operation),
.Result(alu_result_out), .Zero(zero_out), .Greater_Check(Is_Greater_out));
Forwarding Unit fwd unit(.EXMEM rd(EXMEM rd out), .MEMWB rd(MEMWB rd out),
.IDEX rs1(IDEX rs1 out), .IDEX rs2(IDEX rs2 out),
.EXMEM RegWrite(EXMEM RegWrite out), .EXMEM MemtoReg(EXMEM MemtoReg out),
.MEMWB RegWrite(MEMWB RegWrite out), .fwd A(fwd A out), .fwd B(fwd B out));
Adder imm_to_PC(.A(IDEX_PC_addr), .B(imm_to_adder), .out(adder_send_exmem));
EX_MEM ex_mem_reg(.clk(clk), .Flush(Flush_signal), .RegWrite(IDEX_RegWrite_out),
.MemtoReg(IDEX_MemtoReg_out), .Branch(IDEX_Branch_out), .Zero(zero_out),
.Greater Check(Is Greater out), .MemWrite(IDEX MemWrite out),
```

```
.MemRead(IDEX MemRead out), .PCplusimm(adder send exmem),
.ALU_result(alu_result_out), .WriteData(muxout_b), .funct_in(IDEX_funct_in),
.rd(IDEX rd out), .RegWrite store(EXMEM RegWrite out),
.MemtoReg_store(EXMEM_MemtoReg_out), .Branch_store(EXMEM_Branch_out),
.Zero_store(EXMEM_zero_out), .Is_Greater_store(EXMEM Is Greater out),
.MemWrite_store(EXMEM_MemWrite_out), .MemRead_store(EXMEM_MemRead_out),
.PCplusimm_store(EXMEM_PC_plus_imm), .ALU_result_store(EXMEM_alu_result_out),
.WriteData_store(EXMEM_ReadData2_out), .funct_in_store(EXMEM_funct_in),
.rd store(EXMEM rd out));
Branch Control branch cont(.Branch(EXMEM Branch out), .Flush(Flush signal),
.Zero(EXMEM_zero_out), .Greater_Check(EXMEM_Is_Greater_out), .funct(EXMEM_funct_in),
.switch_branch(pc_mux_sel_wire));
Data Memory
dm(EXMEM_alu_result_out,EXMEM_ReadData2_out,clk,EXMEM_MemWrite_out,EXMEM_M
emRead_out,DM_Read_Data_out,element1,element2, element3,element4);
MEM WB mem wb reg(.clk(clk), .RegWrite(EXMEM RegWrite out),
.MemtoReg(EXMEM_MemtoReg_out), .ReadData(DM_Read_Data_out),
.ALU result(EXMEM alu result out), .rd(EXMEM rd out),
.RegWrite store(MEMWB RegWrite out), .MemtoReg store(MEMWB MemtoReg out),
.ReadData_store(MEMWB_DM_Read_Data_out), .ALU_result_store(MEMWB_alu_result_out),
.rd_store(MEMWB_rd_out));
mux_2by1 muxx(.a(MEMWB_DM_Read_Data_out),.b(MEMWB_alu_result_out),
.sel(MEMWB MemtoReg out), .data out(mux to reg));
assign MemtoReg IDEXin = controlmux sel bit? MemtoReg out: 0;
assign RegWrite IDEXin = controlmux sel bit? RegWrite out: 0;
assign Branch IDEXin = controlmux sel bit? Branch out: 0;
assign MemWrite IDEXin = controlmux sel bit? MemWrite out: 0;
assign MemRead_IDEXin = controlmux_sel_bit ? MemRead_out : 0;
assign ALUSrc_IDEXin = controlmux_sel_bit ? ALUSrc_out : 0;
assign ALUop IDEXin = controlmux sel bit? ALUOp out: 2'b00;
assign funct_in = {IFID_parse[30],IFID_parse[14:12]};
assign imm to adder = IDEX imm data out << 1;
endmodule
```

## **Instruction Memory:**

```
module Instruction_Memory
       input [63:0] Inst Address,
       output reg [31:0] Instruction
);
reg [7:0] inst_mem[159:0];
initial
begin
       inst mem[0] = 8'b10010011;
       inst\_mem[1] = 8'b00000101;
       inst_mem[2] = 8'b01000000;
       inst_mem[3] = 8'b000000000;
       inst mem[4] = 8'b00010011;
       inst_mem[5] = 8'b00000011;
       inst mem[6] = 8'b000000000;
       inst mem[7] = 8'b000000000;
       inst mem[8] = 8'b10010011;
       inst_mem[9] = 8'b00000011;
```

```
inst mem[10] = 8'b000000000;
inst_mem[11] = 8'b000000000;
inst mem[12] = 8'b10010011;
inst_mem[13] = 8'b00000010;
inst_mem[14] = 8'b000000000;
inst_mem[15] = 8'b000000000;
inst_mem[16] = 8'b01100011;
inst_mem[17] = 8'b00001000;
inst_mem[18] = 8'b10110011;
inst mem[19] = 8'b00001000;
inst_mem[20] = 8'b10010011;
inst_mem[21] = 8'b00001010;
inst_mem[22] = 8'b000000000;
inst_mem[23] = 8'b000000000;
inst_mem[24] = 8'b10110011;
inst mem[25] = 8'b10001010;
inst_mem[26] = 8'b01101010;
inst mem[27] = 8'b000000000;
inst mem[28] = 8'b10110011;
inst_mem[29] = 8'b10001010;
inst_mem[30] = 8'b01101010;
inst_mem[31] = 8'b000000000;
inst mem[32] = 8'b10110011;
inst mem[33] = 8'b10001010;
inst_mem[34] = 8'b01101010;
inst mem[35] = 8'b000000000;
inst mem[36] = 8'b10110011;
inst_mem[37] = 8'b10001010;
inst_mem[38] = 8'b01101010;
inst mem[39] = 8'b000000000;
inst_mem[40] = 8'b10110011;
inst mem[41] = 8'b10001010;
inst_mem[42] = 8'b01101010;
inst mem[43] = 8'b000000000;
inst_mem[44] = 8'b10110011;
inst mem[45] = 8'b10001010;
inst_mem[46] = 8'b01101010;
inst mem[47] = 8'b000000000;
inst_mem[48] = 8'b10110011;
inst mem[49] = 8'b10001010;
inst\_mem[50] = 8'b01101010;
inst mem[51] = 8'b000000000:
inst_mem[52] = 8'b10110011;
inst mem[53] = 8'b10001010;
inst_mem[54] = 8'b01101010;
inst mem[55] = 8'b000000000;
inst_mem[56] = 8'b00010011;
inst mem[57] = 8'b00000011;
inst mem[58] = 8'b00010011;
inst mem[59] = 8'b000000000;
inst mem[60] = 8'b10010011;
inst_mem[61] = 8'b00000011;
inst_mem[62] = 8'b000000000;
inst_mem[63] = 8'b000000000;
```

```
inst mem[64] = 8'b10010011;
inst\_mem[65] = 8'b00000011;
inst mem[66] = 8'b00000011;
inst_mem[67] = 8'b000000000;
inst_mem[68] = 8'b11100011;
inst_mem[69] = 8'b10000110;
inst_mem[70] = 8'b10110011;
inst_mem[71] = 8'b111111100;
inst_mem[72] = 8'b00110011;
inst mem[73] = 8'b00001011;
inst_mem[74] = 8'b01111011;
inst_mem[75] = 8'b000000000;
inst_mem[76] = 8'b00110011;
inst_mem[77] = 8'b00001011;
inst_mem[78] = 8'b01111011;
inst mem[79] = 8'b000000000;
inst mem[80] = 8'b00110011;
inst mem[81] = 8'b00001011;
inst mem[82] = 8'b01111011;
inst_mem[83] = 8'b000000000;
inst_mem[84] = 8'b00110011;
inst_mem[85] = 8'b00001011;
inst mem[86] = 8'b01111011;
inst mem[87] = 8'b000000000;
inst_mem[88] = 8'b00110011;
inst mem[89] = 8'b00001011;
inst mem[90] = 8'b01111011;
inst_mem[91] = 8'b000000000;
inst_mem[92] = 8'b00110011;
inst mem[93] = 8'b00001011;
inst_mem[94] = 8'b01111011;
inst mem[95] = 8'b000000000;
inst_mem[96] = 8'b00110011;
inst mem[97] = 8'b00001011;
inst_mem[98] = 8'b01111011;
inst mem[99] = 8'b000000000;
inst_mem[100] = 8'b00110011;
inst mem[101] = 8'b00001011;
inst_mem[102] = 8'b01111011;
inst mem[103] = 8'b000000000;
inst_mem[104] = 8'b10010011;
inst mem[105] = 8'b10000011:
inst_mem[106] = 8'b00010011;
inst mem[107] = 8'b000000000;
inst_mem[108] = 8'b00110011;
inst mem[109] = 8'b10000111;
inst_mem[110] = 8'b01011010;
inst mem[111] = 8'b000000000;
inst mem[112] = 8'b10110011;
inst mem[113] = 8'b00000111;
inst mem[114] = 8'b01011011;
inst_mem[115] = 8'b000000000;
inst_mem[116] = 8'b00010011;
inst_mem[117] = 8'b00001011;
inst mem[118] = 8'b000000000;
```

```
inst_mem[119] = 8'b000000000;
       inst\_mem[120] = 8'b00000011;
       inst mem[121] = 8'b00111000;
       inst_mem[122] = 8'b00000111;
       inst_mem[123] = 8'b000000000;
       inst_mem[124] = 8'b10000011;
       inst_mem[125] = 8'b10111000;
       inst_mem[126] = 8'b00000111;
       inst_mem[127] = 8'b000000000;
       inst mem[128] = 8'b11100011;
       inst mem[129] = 8'b00000010;
       inst_mem[130] = 8'b00011000;
       inst_mem[131] = 8'b111111101;
       inst_mem[132] = 8'b11100011;
       inst_mem[133] = 8'b01000000;
       inst mem[134] = 8'b00011000;
       inst mem[135] = 8'b111111101;
       inst mem[136] = 8'b00110011;
       inst mem[137] = 8'b00001001;
       inst_mem[138] = 8'b000000000;
       inst_mem[139] = 8'b00000001;
       inst_mem[140] = 8'b00110011;
       inst mem[141] = 8'b00001000;
       inst mem[142] = 8'b00010000;
       inst_mem[143] = 8'b00000001;
       inst mem[144] = 8'b00100011;
       inst_mem[145] = 8'b00110000;
       inst_mem[146] = 8'b00000111;
       inst_mem[147] = 8'b000000001;
       inst mem[148] = 8'b10110011;
       inst_mem[149] = 8'b00001000;
       inst mem[150] = 8'b00100000;
       inst_mem[151] = 8'b000000001;
       inst mem[152] = 8'b00100011;
       inst_mem[153] = 8'b10110000;
       inst mem[154] = 8'b00010111
       inst_mem[155] = 8'b00000001;
       inst_mem[156] = 8'b11100011;
       inst\_mem[157] = 8'b00000100
       inst mem[158] = 8'b00000000
       inst_mem[159] = 8'b11111010;
 end
       always @(Inst_Address)
       begin
       Instruction={inst_mem[Inst_Address+3],inst_mem[Inst_Address+2],inst_mem[Inst_Addre
ss+1],inst_mem[Inst_Address]};
       end
endmodule
```

#### **Data Memory:**

```
module Data Memory
       input [63:0] Mem_Addr,
       input [63:0] Write_Data,
       input clk, MemWrite, MemRead,
       output reg [63:0] Read_Data
       output [63:0] element1,
  output [63:0] element2,
 output [63:0] element3,
 output [63:0] element4
reg [7:0] DataMemory [63:0];
integer i;
 initial
 begin
   for (i = 0; i < 64; i = i + 1)
   begin
    DataMemory[i] = 0;
   end
   DataMemory[0] = 8'd6;
   DataMemory[8] = 8'd8;
   DataMemorv[16] = 8'd9:
   DataMemory[24] = 8'd7;
 end
assign element1 = {DataMemory[7], DataMemory[6], DataMemory[5], DataMemory[4],
DataMemory[3] , DataMemory[2] , DataMemory[1] , DataMemory[0]};
assign element2 = {DataMemory[15], DataMemory[14], DataMemory[13], DataMemory[12],
DataMemory[11], DataMemory[10], DataMemory[9], DataMemory[8]};
assign element3 =
{DataMemory[23],DataMemory[21],DataMemory[21],DataMemory[20],DataMemory[19],DataMe
mory[18], DataMemory[17], DataMemory[16]};
assign element4= {DataMemory[31], DataMemory[30], DataMemory [29], DataMemory[28],
DataMemory[27], DataMemory[26], DataMemory[25], DataMemory[24]};
 always @( posedge clk)
 begin
 if (MemWrite == 1'b1)
  begin
   DataMemory[Mem_Addr] = Write_Data[7:0];
   DataMemory[Mem Addr + 1] = Write Data[15:8];
   DataMemory[Mem Addr + 2] = Write Data[23:16];
   DataMemory[Mem Addr + 3] = Write Data[31:24];
   DataMemory[Mem Addr + 4] = Write Data[39:32];
   DataMemory[Mem\_Addr + 5] = Write\_Data[47:40];
   DataMemory[Mem\_Addr + 6] = Write\_Data[55:48];
   DataMemory[Mem\_Addr + 7] = Write\_Data[63:56];
```

```
end
end
always @(*)
begin
if (MemRead == 1'b1)
begin
Read_Data = {DataMemory[Mem_Addr + 7], DataMemory[Mem_Addr +
6],DataMemory[Mem_Addr + 5], DataMemory[Mem_Addr + 4], DataMemory[Mem_Addr + 3],
DataMemory[Mem_Addr + 2],DataMemory[Mem_Addr + 1], DataMemory[Mem_Addr]};
end
end
end
end
endmodule
```

#### **Hazard Detection Unit:**

```
module Hazard_Detection
(
  input [4:0] IDEX_rd, IFID_rs1, IFID_rs2,
  input IDEX_MemRead,
  output reg IDEX_mux_out,
  output reg IFID_Write, PCWrite
always@(*) begin
  if (IDEX_MemRead && (IDEX_rd == IFID_rs1 || IDEX_rd == IFID_rs2))
  begin
    IDEX_mux_out = 0;
    IFID_Write = 0;
    PCWrite = 0;
  else begin
    IDEX_mux_out = 1;
    IFID_Write = 1;
    PCWrite = 1;
  end
end
endmodule
```

## **Branch Control:**

```
module Branch_Control
(
    input Branch, Zero, Greater_Check,
    input [3:0] funct,
    output reg switch_branch, Flush
);
always @(*) begin
    if (Branch) begin
    case ({funct[2:0]})
        3'b000: switch_branch = Zero ? 1 : 0;
        3'b001: switch_branch = Zero ? 0 : 1;
```

```
3'b101: switch_branch = Greater_Check ? 1 : 0;
       3'b100: switch_branch = Greater_Check ? 0 : 1;
       default: switch branch = 0;
    endcase
  end else begin
    switch_branch = 0;
  end
end
always @(switch branch) begin
  if (switch_branch) begin
    Flush <= 1;
  end else begin
    Flush \leq 0;
  end
end
endmodule
```

#### IF/ID - ID/EX - EX/MEM

```
module IF ID (
  input clk, IFID_Write, Flush,
  input [63:0] PC_addr,
  input [31:0] Instruc,
  output reg [63:0] PC_store,
  output reg [31:0] Instr_store
);
  always @(posedge clk) begin
     if (Flush) begin
       PC_store \le 0;
       Instr_store <= 0;
     else if (!IFID_Write) begin
       PC_store <= PC_store;
       Instr_store <= Instr_store;</pre>
     end
     else begin
       PC_store <= PC_addr;
       Instr_store <= Instruc;</pre>
     end
  end
endmodule
module ID_EX(
input clk, Flush,
input [63:0] PC_addr,
input [63:0] read_data1, read_data2,
input [63:0] imm val,
input [3:0] funct_in,
input [4:0] rd_in, rs1_in, rs2_in,
input MemtoReg, RegWrite,
```

```
input Branch, MemWrite, MemRead,
input ALUSrc,
input [1:0] ALU op,
output reg [63:0] PC_addr_store,
output reg [63:0] read_data1_store, read_data2_store,
output reg [63:0] imm_val_store,
output reg [3:0] funct_in_store,
output reg [4:0] rd_in_store, rs1_in_store, rs2_in_store,
output reg MemtoReg_store, RegWrite_store,
output reg Branch store, MemWrite store, MemRead store,
output reg ALUSrc_store,
output reg [1:0] ALU_op_store
);
always @(posedge clk) begin
if (Flush) begin
PC addr store \leq 0;
read_data1_store <= 0;</pre>
read_data2_store <= 0;
imm_val_store <= 0;
funct_in_store <= 0;
rd in store \leq 0;
rs1 in store \leq 0;
rs2 in store \leq 0;
RegWrite store \leq 0;
MemtoReg_store <= 0;
Branch_store <= 0;
MemWrite_store <= 0;
MemRead store \leq 0;
ALUSrc_store <= 0;
ALU_op_store \le 0;
end
else begin
PC_addr_store <= PC_addr;
read_data1_store <= read_data1;</pre>
read_data2_store <= read_data2;</pre>
imm_val_store <= imm_val;
funct_in_store <= funct_in;</pre>
rd in store <= rd in;
rs1_in_store <= rs1_in;
rs2_in_store <= rs2_in;
RegWrite_store <= RegWrite;</pre>
MemtoReg_store <= MemtoReg;</pre>
Branch_store <= Branch;
MemWrite store <= MemWrite;
MemRead store <= MemRead;
ALUSrc store <= ALUSrc;
ALU_op_store <= ALU_op;
end
end
endmodule
```

```
module EX MEM
  input clk, Flush.
  input RegWrite, MemtoReg,
  input Branch, Zero, MemWrite, MemRead, Greater_Check,
  input [63:0] PCplusimm, ALU_result, WriteData,
  input [3:0] funct_in,
  input [4:0] rd,
  output reg RegWrite store, MemtoReg store,
  output reg Branch_store, Zero_store, MemWrite_store,
         MemRead_store, Is_Greater_store,
  output reg [63:0] PCplusimm_store, ALU_result_store,
       WriteData_store,
  output reg [3:0] funct_in_store,
  output reg [4:0] rd store
);
always @(posedge clk) begin
  if (Flush) begin
  RegWrite_store = 0;
  MemtoReg\_store = 0;
  Branch store = 0;
  Zero store = 0;
  Is Greater store = 0;
  MemWrite_store = 0;
  MemRead\_store = 0;
  PCplusimm\_store = 0;
  ALU result store = 0;
  WriteData_store = 0;
  funct in store = 0;
  rd\_store = 0;
  end else begin
  RegWrite_store = RegWrite;
  MemtoReg_store = MemtoReg;
  Branch_store = Branch;
  Zero store = Zero;
  Is_Greater_store = Greater_Check;
  MemWrite_store = MemWrite;
  MemRead_store = MemRead;
  PCplusimm store = PCplusimm:
  ALU_result_store = ALU_result;
  WriteData_store = WriteData;
  funct_in_store = funct_in;
  rd store = rd;
  end
end
endmodule
```

```
Task Bench:
module tb_task3
();
reg clk, reset;
wire [63:0] index1,index2,index3,index4;
Pipelined_Processor_Task_3 tsk3
  .clk(clk),
  .reset(reset),
  .element1(index1),
  .element2(index2),
  .element3(index3),
  .element4(index4)
);
initial
begin
 clk = 1'b0;
 reset = 1'b1;
 #10 \text{ reset} = 1'b0;
end
always
#5 clk = \sim clk;
endmodule // tb_RISC_V
```

#### **SIMULATION results (PIPELINED PROCESSOR – Task 3)**

## Before (unsorted)



#### After (sorted)



# Part 4: Compare the performance of running the array sorting program on Single Cycle Processor with RISC-V Processor in terms of execution time.

When running the code on single cycle, the time taken from CPU was 00:00:21. When running the code on pipeline without hazard, the time taken from CPU is 00:00:09. As we can see, the time taken by single cycle is more than the time taken with hazard (21>09).

Generally, a RISC-V processor will probably beat a single-cycle processor for executing an array sorting program. This is due to the fact that single-cycle processors can only execute one instruction per clock cycle, whereas RISC-V processors typically have a pipeline architecture that allows them to execute instructions in parallel.

A RISC-V processor's performance advantage may be even greater regarding array sorting algorithms like the bubble sort that we tested. This is due to the efficient execution of these algorithms on a pipelined processor, which involves numerous comparisons and conditional branches.

Hence when running array sorting programs, a RISC-V processor is likely to perform better than a single-cycle processor. Our results (shown on the next page) are a proof of this statement.

## Results: Single cycle:



## Pipelined:



launch\_simulation: Time (s): cpu = 00:00:09; elapsed = 00:00:23 . Memory (MB): peak = 1521.395; gain = 0.000

We have shown both result times above.

- When running the code on single cycle, the time taken from CPU was 00:00:21.
- When running the code on pipeline without hazard, the time taken from CPU is 00:00:09.

As we can see, the time taken by single cycle is more than the time taken with hazard (21>09). This is because certain implementations in pipeline such as forwarding units make it easier for the code to be executed without having to wait for all instructions to finish to load the next one. This saves time and hence pipelining had shorter CPU time than single cycle for bubble sort.

## **Challenges:**

Firstly, we faced challenge in adding branching part to the processor, it wasn't done before and hence was a tricky thing to add. Secondly, setting our instruction and data memory according to the bubble sorting algorithm was also a little tough. Moreover, task 3 was also challenging as implementing flushing and branching control for it was very tricky.

#### **Task Division:**

Rabia: task 1, 3 Iqra: task 1, 3 Youshay: task 1, 3 Sidra: task 2

#### **Conclusion:**

Our project was a success, we were able to able to implement single cycle, pipelined with forwarding and hazard detection. We faced some difficulty in the last task but were able to overcome it with our Computer Architecture theory knowledge and extensive research.

#### **References:**

- CA Course TextBook & PPTs provided by our Instructors Appendices:
- https://github.com/MuhammadYoushay/ComputerArchitectureProject.git