Bilgisayar Mimarisi

Komut Seti Mimarisi

Instruction Set Architecture

Prof. Ahmet Sertbaş

### Komut Seti Mimarilerinin Sınıflandırılması

### Komut Seti Mimari Tasarımı Etkileyen Faktörler

- Operandlar- Operands
- İşlemler Operations
- Bellek Adresleme- Memory Addressing
- Komut Formatları Instruction Formats

Komut Sırasını Düzenleme

Dil ve Derleyici Etkisi

### Komut Seti Tasarımı



Multiple Implementations: 8086 → Pentium 4

ISAs evolve: MIPS-I, MIPS-II, MIPS-II, MIPS-IV, MIPS, MDMX, MIPS-32, MIPS-64

## **Typical Processor Execution Cycle**



### Instruction and Data Memory: Unified or Separate



#### Princeton (Von Neumann) Architecture

Von Neuman mimarisi Princeton Üniversitesi tarafından diğeri de adından da anlaşılacağı üzere Harvard Üniversitesi tarafından tasarlanmıştır.

Von Neuman Mimarisinde', komut ve veriler aynı yol kullanılarak iletilirler. Bu durum, komut ve verinin iletilmesinin gerektiği durumlarda veri ile ilgili iletişim sistemlerinin, komut ile ilgili iletişim işlemlerini beklemesini gerektirir.



Von Neuman Mimarisi' kullanan mikroişlemcilerde de komutlar bellekten alındıktan sonra kodu çözülerek gerekli işlemler gerçekleştirilir ve elde edilen sonuçlar belleğe tekrar gönderilir. Bu işlemler sırasında, yolların hızının mikroişlemcinin hızına yetişememesi nedeni ile sistemde darboğaz

Bu işlemler sırasında, yolların hızının mikroişlemcinin hızına yetişememesi nedeni ile sistemde darboğaz (bottleneck) olarak isimlendirilen olay gerçekleşebilir.

Detaylandırılan sakıncayı ortadan kaldırmaya ve Von Neuman Mimarisi kullanan sistemlerin performansını artırmaya yönelik olarak önbellek (cache) sistemi geliştirilmiştir. Önbellekler, işlenecek komutların ve verilerin ana bellekten getirilerek işlem birimine yakın bir bellekte tutulması amacıyla kullanılmaktadır. Ana bellekten alınan komut ve veriler ayrı önbelleklere yerleştirilerek hem ayrıştırılması sağlamakta, hem de oluşan darboğaz ortadan kaldırılmaktadır.

Günümüz kişisel bilgisayarları da Von Neuman mimarisinde çalışmaktadırlar sistemde sadece tek bellek (RAM) vardır ve tüm komutlar ve veriler aynı ortamda saklanır. Mikroişlemcili sistemlerin büyük çoğunluğu Von Neuman mimarisinde çalışırken mikrodenetleyici sistemlerin çoğu Harvard mimaride çalışır.

#### Harvard Architecture

Harvard Mimarisi Komutlar ve veri ile ilgili bilgilerin ayrı belleklerde saklandığı 'Harvard Mimarisi' kullanan mikroişlemcili sistemlerde, veri ve komutları iletmek amacıyla kullanılan yollar birbirinden bağımsızdır.

İletim için kullanılan yolların farklı olması, aynı anda veri ve komutun iletilmesini mümkün hale getirir. Diğer bir ifadeyle, komut kod bellekten okunurken, komutun gerçekleştirilmesi sırasında ihtiyaç duyulan veri, veri belleğinden okunabilir.

Harvard Mimarisi, performansın çok önemli olduğu sistemlerde ve günümüzde özellikle sayısal işaret işleme görevini yapan tümleşik devrelerde (DSP: Digital Signal Processor) ve güvenliğin önemsendiği mikrodenetleyic ilerde tercih edilmektedir.



## **Basic Addressing Classes**



## **Stack Architectures**

- Stack: First-In Last-Out data structure (FILO)
- Instruction operands
  - None for ALU operations
  - One for push/pop
- Advantages:
  - Short instructions
  - Compiler is easy to write
- Disadvantages
  - Code is inefficient
    - Fix: random access to stacked values
  - Stack size & access latency
    - Fix : register file or cache for top entries
- Examples
  - 60s: Burroughs B5500/6500, HP 3000/70
  - Today: Java VM



### **Accumulator Architectures**

- Single register (accumulator)
- Instructions
  - ALU (Acc  $\leftarrow$  Acc + \*M)
  - Load to accumulator (Acc  $\leftarrow$  \*M)
  - Store from accumulator (\* $M \leftarrow Acc$ )
- Instruction operands
  - One explicit (memory address)
  - One implicit (accumulator)
- Attributes:
  - Short instructions
  - Minimal internal state; simple design
  - Many loads and stores
- Examples:
  - Early machines: IBM 7090, DEC PDP-8
  - Today: DSP architectures



### **Register-Set Architectures**

- General Purpose Registers (GPRs)
- Registers:
  - Explicitly managed memory for holding recently used values
- The dominant architecture: CDC 6600, IBM 360/370, PDP-11, 68000, RISC
- Advantages:
  - Allows fast access to temporary values
  - Permits clever compiler optimization
  - Reduced traffic to memory
- Disadvantages:
  - Longer instructions (than accumulator designs)





### Register-to-Register: Load-Store Architectures

- No memory addresses in ALU ops
- Typically 3-operand ALU ops
  - Bigger encoding, but simplifies register allocation
- Advantages
  - Simple fixed-length instructions
  - Easily pipelined
- Disadvantages
  - Higher instruction count
- Examples
  - CDC6600, CRAY-1, most RISCs



## Register-to-Memory Architectures

- One memory address in ALU ops
- Typically 2-operand ALU ops
- Advantages
  - Small instruction count
  - Dense encoding
- Disadvantages
  - Result destroys an operand
  - Instruction length varies
  - Clocks per instruction varies
  - Harder to pipeline
- Examples
  - IBM 360/370, VAX



## **Memory-to-Memory Architectures**

- All ALU operands from memory addresses
- Advantages
  - No register wastage
  - Lowest instruction count
- Disadvantages
  - Large variation in instruction length
  - Large variation in clocks per instructions
  - Huge memory traffic
- Examples
  - VAX

$$\frac{D=B+(C*D)}{\text{mul }D <- C*D}$$

$$\text{add }D <- D+B$$

# Instruction Set Architecture Design Decisions

### Basic Issues in Instruction Set Design

What data types are supported. What size.

### What operations (and how many) should be provided

- LD/ST/INC/BRN sufficient to encode any computation, or just Sub and Branch!
- But not useful because programs too long!

### How (and how many) operands are specified

### Most operations are dyadic (eg, A <- B + C)

Some are monadic (eg, A <- ~B)</li>

### Location of operands and result

- where other than memory?
- how many explicit operands?
- how are memory operands located?
- which can or cannot be in memory?
- · How are they addressed

### Typical instruction set:

- •32 bit word
- basic operand addresses are 32 bits long
- basic operands, like integers, are 32 bits long
- •in general case, instruction could reference 3 operands (A := B + C)

#### Typical challenge:

•encode operations in a small number of bits

#### How to encode these into consistent instruction formats

- Instructions should be multiples of basic data/address widths
- Encoding

## **Operands**

## **Comparing Number of Instructions**

Code sequence for (C = A + B) for four classes of instruction sets:

| Stack  | Accumulator | Register<br>(register-memory) | Register<br>(load-store) |
|--------|-------------|-------------------------------|--------------------------|
| Push A | Load A      | Load R1,A                     | Load R1,A                |
| Push B | Add B       | Add R1,B                      | Load R2,B                |
| Add    | Store C     | Store C, R1                   | Add R3,R1,R2             |
| Pop C  |             |                               | Store C,R3               |

$$ExecutionTime = \frac{1}{Performance} = Instructions \times \frac{Cycles}{Instruction} \times \frac{Seconds}{Cycle}$$

### **Examples of Register Usage**

Number of memory addresses per typical ALU instruction



### **General Purpose Registers Dominate**

### 1975-2002 all machines use general purpose registers

### Advantages of registers

- Registers are faster than memory
- Registers compiler technology has evolved to efficiently generate code for register files
  - E.g., (A\*B) (C\*D) (E\*F) can do multiplies in any order vs. stack
- Registers can hold variables
  - Memory traffic is reduced, so program is sped up (since registers are faster than memory)
- Code density improves (since register named with fewer bits than memory location)
- Registers imply operand locality

## **Operand Size Usage**



Support for these data sizes and types:
 8-bit, 16-bit, 32-bit integers and
 32-bit and 64-bit IEEE 754 floating point numbers

## **Operations**

Typical Operations (little change since 1960)

Data Movement

Load (from memory) Store (to memory) memory-to-memory move register-to-register move input (from I/O device) output (to I/O device) push, pop (to/from stack)



Arithmetic

integer (binary + decimal) or FP Add, Subtract, Multiply, Divide

Shift

not, and, or, set, clear

Logical

unconditional, conditional

Control (Jump/Branch)

Subroutine Linkage

call, return

Interrupt

trap, return



## Top 10 80x86 Instructions

| ° Rank | instruction      | Integer Average Percent total execu | uted |
|--------|------------------|-------------------------------------|------|
| 1      | load             | 22%                                 |      |
| 2      | conditional bran | nch 20%                             |      |
| 3      | compare          | 16%                                 |      |
| 4      | store            | 12%                                 |      |
| 5      | add              | 8%                                  |      |
| 6      | and              | 6%                                  |      |
| 7      | sub              | 5%                                  |      |
| 8      | move register-re | gister 4%                           |      |
| 9      | call             | 1%                                  |      |
| 10     | return           | 1%                                  |      |
|        | Total            | 96%                                 |      |

<sup>°</sup> Simple instructions dominate instruction frequency

## **Memory Addressing**

## **Memory Addressing**

Since 1980, almost every machine uses addresses to level of 8-bits (byte)

### Two questions for design of ISA:

- Since could read a 32-bit word as four loads of bytes from sequential byte address of as one load word from a single byte address, how do byte addresses map onto words?
- Can a word be placed on any byte boundary?

## <u>Mapping Word Data into a Byte Addressable Memory:</u> Endianess



Intel 80x86, DEC Vax, DEC Alpha (Windows NT)

## <u>Mapping Word Data into a Byte Addressable Memory:</u> <u>Alignment</u>



Alignment: require that objects fall on address that is multiple of their size.

### **Addressing Modes**

Addressing modes specify a constant, a register, or a location in memory

```
    Register

            Immediate
            add r1, #5
            r1 <- r1+r2</li>

    Direct

             add r1, (0x200)
             r1 <- r1+M[0x200]</li>
             Register indirect
             add r1, (r2)
             r1 <- r1+M[r2]</li>

    Displacement

            add r1, 100 (r2)
            r1 <- r1+M[r2+100]</li>
            Indexed
             add r1, (r2+r3)
             r1 <- r1+M[r2+r3]</li>
             Scaled
             add r1, (r2+r3*4)
             r1 <- r1+M[r2+r3*4]</li>
             Memory indirect
             add r1, (er2)
             r1 <- r1+M[m[r2]]</li>
             Auto-increment
             add r1, (r2)+
             r1 <- r1+M[r2], r2++</li>
             Auto-decrement
```

• Complicated modes reduce instruction count at the cost of complex implementations

### **Common Memory Addressing Modes**



Measured on the VAX-11

Register operations account for 51% of all references

- ~75% displacement and immediate
- ~85% displacement, immediate and register indirect

### **Displacement Address Size**



Average of 5 SPECint92 and 5 SPECfp92 programs

~1% of addresses > 16-bits

12 ~ 16 bits of displacement cover most usage (+ and -)

### Frequency of Immediates (Instruction Literals)



~25% of all loads and ALU operations use immediates

15~20% of all instructions use immediates

## **Size of Immediates**



50% to 60% fit within 8 bits

75% to 80% fit within 16 bits

### **Addressing Summary**

Data Addressing modes that are important:

• Displacement, Immediate, Register Indirect

Displacement size should be 12 to 16 bits

Immediate size should be 8 to 16 bits

## **Instruction Formats**

### **Instruction Format**

### Specify

- Operation / Data Type
- Operands

Stack and Accumulator architectures have implied operand addressing

If have many memory operands per instruction and/or many addressing modes:

Need one address specifier per operand

If have load-store machine with 1 address per instruction and one or two addressing modes:

Can encode addressing mode in the opcode

## **Encoding**

| Variable: | <br> |
|-----------|------|
|           |      |
| Fixed:    |      |
|           |      |
| Hybrid:   |      |
|           |      |

If code size is most important, use variable length instructions

If performance is most important, use fixed length instructions

Recent embedded machines (ARM, MIPS) added optional mode to execute subset of 16-bit wide instructions (Thumb, MIPS16); per procedure decide performance or density

## **Operation Summary**

Support these simple instructions, since they will dominate the number of instructions executed:

```
load,
store,
add,
subtract,
move register-register,
and,
shift,
compare equal, compare not equal,
branch,
jump,
call,
return;
```

### **Example: MIPS Instruction Formats and Addressing Modes**

· All instructions 32 bits wide



### **Instruction Set Design Metrics**

### **Static Metrics**

How many bytes does the program occupy in memory?

### **Dynamic Metrics**

- How many instructions are executed?
- How many bytes does the processor fetch to execute the program?
- How many clocks are required per instruction?

$$Execution Time = \frac{1}{Performance} = Instructions \times \frac{Cycles}{Instruction} \times \frac{Seconds}{Cycle}$$

$$Instruction Count Cycle Time$$

## Instruction Sequencing

### **Instruction Sequencing**

### The next instruction to be executed is typically implied

- Instructions execute sequentially
- Instruction sequencing increments a Program Counter



### Sequencing flow is disrupted conditionally and unconditionally

 The ability of computers to test results and conditionally instructions is one of the reasons computers have become so useful



### **Dynamic Frequency**



### **Condition Testing**

Condition Codes

Processor status bits are set as a side-effect of arithmetic instructions (possibly on Moves) or explicitly by compare or test instructions.

```
ex: add r1, r2, r3 bz label
```

° Condition Register

° Compare and Branch

Ex: bgt r1, r2, label

## **Condition Codes**

Setting CC as side effect can reduce the # of instructions

X: . X: . vs. SUB r0, #1, r0 SUB r0, #1, r0 CMP r0, #0 BRP X

### But also has disadvantages:

- --- not all instructions set the condition codes which do and which do not often confusing! e.g., shift instruction sets the carry bit
- --- dependency between the instruction that sets the CC and the one that tests it



## **Branches**

#### --- Conditional control transfers

```
Four basic conditions:

N -- negative
Z -- zero

V -- overflow
C -- carry
```

#### Sixteen combinations of the basic four conditions:

```
Unconditional
Always
Never
                                   NOP
Not Equal
                                   ~Z
Equal
Greater
                                  \sim[Z + (N \oplus V)]
                                  Z + (N ⊕ V)
Less or Equal
                                  ~(N ⊕ V)
N ⊕ V
Greater or Equal
Less
                                  \sim(C + Z)
Greater Unsigned
                                  C + Z
Less or Equal Unsigned
                                   ~C
Carry Clear
Carry Set
                                   C
Positive
                                   ~N
Negative
                                   N
Overflow Clear
                                   ~V
                                   V
Overflow Set
```

## **Conditional Branch Distance**



PC-relative (+-)

25% of integer branches are 2 to 4 instructions

At least 8 bits suggested (± 128 instructions)