| Bug Number                     | #3                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bug Location                   | Main_func_lv1_il.sv Line 127                                                                                                                                                                                                                                                                                                                                               |
| Bug Type                       | Functional / Design Bug                                                                                                                                                                                                                                                                                                                                                    |
| SV Test Run to uncover the bug | SEED: 1 I created a test (read_miss_eviction_icache) that performs five reads to the same set in a 4-way set-associative cache. This way, the first four reads fill up the set, and the fifth one triggers a miss with no free block, which should lead to a replacement. Essentially I wanted to check the behavior when a read happens to a fully filled set in a cache. |
| Checker/Assertion Failed       | Assertions Failed:                                                                                                                                                                                                                                                                                                                                                         |
|                                | master_access_penable_stable: assert property ( (access_state && !pready)  => penable);                                                                                                                                                                                                                                                                                    |
|                                | master_access_psel_stable: assert property ( (access_state && !pready)  => \$stable(psel));                                                                                                                                                                                                                                                                                |
|                                | master_access_paddr_stable: assert property ( (access_state && !pready)  => \$stable(paddr));                                                                                                                                                                                                                                                                              |
|                                | Error Message:                                                                                                                                                                                                                                                                                                                                                             |
|                                | (access_state && !pready)  => penable);                                                                                                                                                                                                                                                                                                                                    |
|                                | xmsim: *E,ASRTST (/uvm/cpu_apb_interface.sv,216): (time 2365 NS) Assertion                                                                                                                                                                                                                                                                                                 |
|                                | top.inst_cpu_apb_if[1].master_access_penable_stable has failed (2 cycles, starting 2355 NS) (access_state &&!pready)  => \$stable(psel));                                                                                                                                                                                                                                  |
|                                | xmsim: *E,ASRTST (/uvm/cpu_apb_interface.sv,219): (time 2365 NS) Assertion top.inst_cpu_apb_if[1].master_access_psel_stable has failed (2 cycles, starting 2355 NS) (access_state && !pready)  => \$stable(paddr));                                                                                                                                                        |
|                                | xmsim: *E,ASRTST (/uvm/cpu_apb_interface.sv,222): (time 2365 NS) Assertion                                                                                                                                                                                                                                                                                                 |

top.inst\_cpu\_apb\_if[1].master\_access\_paddr\_stable has failed (2 cycles, starting 2355 NS)

UVM\_INFO ../uvm/cpu\_driver\_c.sv(85) @ 2385:

uvm\_test\_top.tb.cpu[1].driver [cpu\_driver\_c] Ended

Driving transaction

UVM\_INFO ../uvm/virtual\_seqs.sv(66) @ 2385:

uvm\_test\_top.tb.vsequencer@@read\_miss\_eviction\_icac he\_seq [read\_miss\_eviction\_icache\_seq] drop\_objection

## **Checker Description**

These assertions check if the APB control signals (penable, psel, and paddr) remain stable during an ongoing transaction. Specifically, they ensure that once a transfer begins, the address being accessed and the control signals don't change mid-transaction, which is required for APB protocol behavior.

# **Bug Description/Debug Process**

# **Bug Description:**

When there's a read miss in the Iv1 ICACHE and no free block is available, the design sets the MESI state to VALID without doing any eviction or fetching data from L2. So the cache basically claims it has valid data when it doesn't.

# **Debug Process:**

I created a test that performs five reads to the same set of the cache. This way, the first four reads fill up the set, and the fifth one triggers a miss with no free block, which should lead to a replacement.

When I ran this test, I didn't see functional errors in the cache logic, but instead got APB protocol assertion failures. Specifically, assertions checking the stability of penable, psel, and paddr. These signals are supposed to remain stable during an APB read transaction, but here they were changing mid-transaction, which usually points to some kind of issue in how the bus is being driven. What caught my attention was that none of the previous ICACHE tests triggered these, only this eviction test did. So I knew the issue had to be tied to this specific case.

For the master\_access\_paddr\_stable assertion, I saw that paddr transitioned from a valid address to 'hZZZZZZZZ at the same moment that access\_state went low. paddr should remain stable until the access

fully completes or at least until pready goes high. The fact that it changed immediately as access\_state dropped suggests the design may be deasserting the access too early or not holding the signal long enough, leading to unstable bus behavior.

So to understand what was going wrong, I checked the behavior of the signals that are supposed to be involved during a read miss with no free block. According to the specification in HAS, the cache should initiate a writeback by asserting bus Iv1 Iv2 reg proc, driving the address onto addr\_bus\_lv1\_lv2, placing the data on data\_bus\_lv1\_lv2, raising lv2\_wr, and finally waiting for lv2 wr done from L2 before marking the block as invalid. This frees up space for the incoming data. However, when I looked at the waveform at the time the assertions failed (~2364ns), none of these expected signals were active. lv2\_wr remained low, both addr bus Iv1 Iv2 and data bus Iv1 Iv2 were high-Z (zzzz), and lv2 wr done was never asserted. This clearly indicated me that no replacement or writeback process was initiated. This confirmed that the cache did not handle the miss correctly and led to invalid bus signal, which caused the APB assertions to fail.

Looking at the behaviour for read miss in the RTL when the block is full, I saw that the MESI state is going to valid without selecting a victim block or performing any eviction or replacement logic. This gives the illusion that the cacheline contains valid data, even though no data has been fetched from L2 or replaced from an existing block. As a result, when the CPU attempts to read from the cache, the system proceeds with invalid or undefined data, which leads to unstable behavior on the APB interface.

# **Original Code**

### Line 127:

`CACHE CURRENT MESI <= VALID;

#### Code after Fix

#### Line 127:

`CACHE CURRENT MESI <= INVALID;

Error Log for read\_miss\_eviction\_icache test (Assertion failure)



### Waveform before fix for read\_miss\_eviction\_icache



# No APB Assertion Failure AFTER FIX



Waveform after fix for read\_miss\_eviction\_icache

