# 同济大学计算机系

# 计算机组成原理实验报告



 学
 号
 2152809

 姓
 名
 曾崇然

 专
 业
 计算机科学与技术

 授课老师
 张冬冬老师

## 一、实验内容

使用 Verilog HDL 语言实现 31 条 MIPS 指令的 CPU 的设计和 仿真

## 二、数据通路构建



### 三、数据通路介绍

1. add:PC 的值送入指令存储器,PC+4 的结果送入 PC; 寄存器堆中两个寄存器的值送入 ALU, 计算结果送入指定的寄存器



2. addi:PC 的值送入指令存储器, PC+4 的结果送入 PC; 指令存储器选出值的 15 位到 0 位经位扩展送入 ALU 的一端, 寄存器堆中的一个寄存器的值送入 ALU 的另一端, 计算结果送入指定的寄存器



3. addiu: PC 的值送入指令存储器, PC+4 的结果送入 PC; 指令存储器选出值的 15 位到 0 位经位扩展送入 ALU 的一端, 寄存器堆中的一个寄存器的值送入 ALU 的另一端, 计算结果送入指定的寄存器



4. addu: PC 的值送入指令存储器, PC+4 的结果送入 PC; 寄存器堆中两个寄存器的值送入 ALU, 计算结果送入指定的寄存器



5. and: PC 的值送入指令存储器, PC+4 的结果送入 PC; 寄存器堆中两个寄存器的值送入 ALU, 计算结果送入指定的寄存器



6. andi: PC 的值送入指令存储器, PC+4 的结果送入 PC; 指令存储器选出值的 15 位到 0 位经位扩展送入 ALU 的一端, 寄存器堆中的一个寄存器的值送入 ALU 的另一端, 计算结果送入指定的寄存器



7. beq:PC 的值送到指令存储器,寄存器堆中两个寄存器的内容送到 ALU 运算,根据结果选择将 PC+4 还是指令的 15-0 位扩展结果送到 PC



8. bne: PC 的值送到指令存储器,寄存器堆中两个寄存器的内容送到 ALU 运算,根据结果选择将 PC+4 还是指令的 15-0 位扩展结果送到 PC



9. j:PC 的值送到指令存储器,指令存储器值的 25-0 位左移两位和 PC 高 4 位拼接送到 PC 寄存器



10. jal: PC 的值送到指令存储器和寄存器堆指定寄存器,指令存储器值的 25-0 位左移两位和 PC 高 4 位拼接送到 PC 寄存器



11. jr:PC 的值送到指令存储器,寄存器堆中指定的寄存器送到 PC



12. lui: PC 的值送入指令存储器, PC+4 的结果送入 PC; 指令存储器选出值的 15 位到 0 位经位扩展送入 ALU 的一端,寄存器堆中的一个寄存器的值送 入 ALU 的另一端,计算结果送入指定的寄存器



13. lw:PC 的值送指令存储器, PC+4 的值送 PC, 指令存储器的值的 15-0 位扩展后送 ALU 一端, 寄存器堆中一个寄存器的值送 ALU 另一端, ALU 结果送数据存储器,数据存储器的值送寄存器堆中的指定寄存器



14. nor: PC 的值送入指令存储器, PC+4 的结果送入 PC; 寄存器堆中两个寄存器的值送入 ALU, 计算结果送入指定的寄存器



15. or: PC 的值送入指令存储器, PC+4 的结果送入 PC; 寄存器堆中两个寄存器的值送入 ALU, 计算结果送入指定的寄存器



16. ori: PC 的值送入指令存储器, PC+4 的结果送入 PC; 指令存储器选出值的 15 位到 0 位经位扩展送入 ALU 的一端, 寄存器堆中的一个寄存器的值送入 ALU 的另一端, 计算结果送入指定的寄存器



17. sll:PC 的值送指令存储器, PC+4 的值送 PC, 指令存储器值的 10-6 位扩展 后送 ALU 一端, 寄存器堆中一个寄存器的值送 ALU 另一端, ALU 结果 送寄存器堆中指定寄存器



18. sllv: PC 的值送入指令存储器, PC+4 的结果送入 PC; 寄存器堆中两个寄存器的值送入 ALU, 计算结果送入指定的寄存器



19. slt: PC 的值送入指令存储器, PC+4 的结果送入 PC; 寄存器堆中两个寄存器的值送入 ALU, 计算结果送入指定的寄存器



20. slti: PC 的值送入指令存储器, PC+4 的结果送入 PC; 指令存储器选出值的 15 位到 0 位经位扩展送入 ALU 的一端, 寄存器堆中的一个寄存器的值送入 ALU 的另一端, 计算结果送入指定的寄存器



21. sltiu: PC 的值送入指令存储器, PC+4 的结果送入 PC;指令存储器选出值的 15 位到 0 位经位扩展送入 ALU 的一端,寄存器堆中的一个寄存器的值送入 ALU 的另一端,计算结果送入指定的寄存器



22. sltu PC 的值送入指令存储器, PC+4 的结果送入 PC; 寄存器堆中两个寄存器的值送入 ALU, 计算结果送入指定的寄存器



23. sra: PC 的值送指令存储器, PC+4 的值送 PC, 指令存储器值的 10-6 位扩展后送 ALU 一端,寄存器堆中一个寄存器的值送 ALU 另一端,ALU 结果送寄存器堆中指定寄存器



24. srav: PC 的值送入指令存储器, PC+4 的结果送入 PC; 寄存器堆中两个寄存器的值送入 ALU, 计算结果送入指定的寄存器



25. srl: PC 的值送指令存储器,PC+4 的值送 PC,指令存储器值的 10-6 位扩展后送 ALU 一端,寄存器堆中一个寄存器的值送 ALU 另一端,ALU 结果送寄存器堆中指定寄存器



26. srlv: PC 的值送入指令存储器, PC+4 的结果送入 PC; 寄存器堆中两个寄存器的值送入 ALU, 计算结果送入指定的寄存器



27. sub: PC 的值送入指令存储器, PC+4 的结果送入 PC; 寄存器堆中两个寄存器的值送入 ALU, 计算结果送入指定的寄存器



28. subu: PC 的值送入指令存储器, PC+4 的结果送入 PC, 寄存器堆中两个寄存器的值送入 ALU, 计算结果送入指定的寄存器



29. sw:PC 寄存器的值送到指令存储器,PC+4 的值送到 PC 寄存器,指令存储器值的 15-0 位扩展后送到 ALU 的一端,寄存器堆中一个寄存器的值送到 ALU 的另一端,ALU 的结果送到数据存储器,寄存器堆中一个寄存器的值送到数据存储器



30. xor: PC 的值送入指令存储器, PC+4 的结果送入 PC; 寄存器堆中两个寄存器的值送入 ALU, 计算结果送入指定的寄存器



31. xori: PC 的值送入指令存储器, PC+4 的结果送入 PC; 指令存储器选出值的 15 位到 0 位经位扩展送入 ALU 的一端, 寄存器堆中的一个寄存器的值送入 ALU 的另一端, 计算结果送入指定的寄存器



# 四、控制信号

|            | add       | addu      | sub       | subu      | and       | or        | xor       | nor        | slt         | sltu      | sll       | srl       | sra       | sllv      | srlv      | srav      | jr        |
|------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|------------|-------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| pcreg_ena  | 1         | 1         | 1         | 1         | 1         | 1         | 1         | 1          | 1           | 1         | 1         | 1         | 1         | 1         | 1         | 1         | 1         |
| d_ram_wena | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0          | 0           | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0         |
| d_ram_ena  | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0          | 0           | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0         |
| ext5_s     | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0          | 0           | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0         |
| ext16_s    | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0          | 0           | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0         |
| ext18_s    | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0          | 0           | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0         |
| rf_we      | 1         | 1         | 1         | 1         | 1         | 1         | 1         | 1          | 1           | 1         | 1         | 1         | 1         | 1         | 1         | 1         | 0         |
| rf_waddr   | imem15-11  | imem15-11   | imem15-11 | imem15-11 | imem15-11 | imem15-11 | imem15-11 | imem15-11 | imem15-11 | 0         |
| rf_raddr1  | imem25-21  | imem25-21   | imem25-21 | 0         | 0         | 0         | imem25-21 | imem25-21 | imem25-21 | imem25-21 |
| rf_raddr2  | imem20-16  | imem20-16   | imem20-16 | imem20-16 | imem20-16 | imem20-16 | imem20-16 | imem20-16 | imem20-16 | 0         |
| alu_aluc   | 4'b0010   | 4'b0000   | 4'b0011   | 4'b0001   | 4'b0100   | 4'b0101   | 4'b0110   | 4'b0111    | 4'b1011     | 4'b1010   | 4'b1110   | 4'b1101   | 4'b1100   | 4'b1110   | 4'b1101   | 4'b1100   | 0         |
| M1         | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0          | 0           | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0         |
| M2         | 1         | 1         | 1         | 1         | 1         | 1         | 1         | 1          | 1           | 1         | 0         | 0         | 0         | 1         | 1         | 1         | 0         |
| M3         | 2'b10      | 2'b10       | 2'b10     | 2'b10     | 2'b10     | 2'b10     | 2'b10     | 2'b10     | 2'b10     | 2'b00     |
| M4         | 2'b01      | 2'b01       | 2'b01     | 2'b01     | 2'b01     | 2'b01     | 2'b01     | 2'b01     | 2'b01     | 0         |
| 指令编号       | 0         | 1         | 2         | 3         | 4         | 5         | 6         | 7          | 8           | 9         | 10        | 11        | 12        | 13        | 14        | 15        | 16        |
|            | addi      | addiu     | andi      | ori       | xori      | lw        | SW        | beq        | bne         | slti      | sltiu     | lui       | i i       | al        |           |           |           |
| pcreg_ena  | 1         | 1         | 1         | 1         | 1         | 1         | 1         | 1          | 1           | 1         | 1         | 1         | 1         | 1         |           |           |           |
| d_ram_wena | 0         | 0         | 0         | 0         | 0         | 0         | 1         | 0          | 0           | 0         | 0         | 0         | 0 (       | 0         |           |           |           |
| d_ram_ena  | 0         | 0         | 0         | 0         | 0         | 1         | 1         | 0          | 0           | 0         | 0         | 0         | 0 (       | 0         |           |           |           |
| ext5_s     | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0          | 0           | 0         | 0         | 0         | 0 (       | 0         |           |           |           |
| ext16_s    | 1         | 1         | 0         | 0         | 0         | 1         | 1         | 0          | 0           | 1         | 1         | 0         | 0 (       | 0         |           |           |           |
| ext18_s    | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 1          | 1           | 0         | 0         | 0         | 0 (       | )         |           |           |           |
| rf_we      | 1         | 1         | 1         | 1         | 1         | 1         | 0         | 0          | 0           | 1         | 1         | 1         | 0 :       | 1         |           |           |           |
| rf_waddr   | imem20-16 | imem20-16 | imem20-16 | imem20-16 | imem20-16 | imem20-16 | 0         | 0          | 0           | imem20-16 | imem20-16 | imem20-16 | 0 5       | 5'b11111  |           |           |           |
| rf_raddr1  | imem25-21  | imem25-21   | imem25-21 | imem25-21 | 0         | 0 (       | 0         |           |           |           |
| rf_raddr2  | 0         | 0         | 0         | 0         | 0         | 0         | imem20-16 | imem20-16  | imem20-16   | 0         | 0         | 0         | 0 (       | )         |           |           |           |
| alu_aluc   | 4'b0010   | 4'b0000   | 4'b0100   | 4'b0101   | 4'b0110   |           | 4'b0000   | 4'b0011    | 4'b0011     |           | 4'b1010   | 4'b1000   | 0 (       | 0         |           |           |           |
| M1         | 1         | 1         | 1         | 1         | 1         | 1         | 1         | 0          | 0           |           | 1         | 1         | 0 (       | )         |           |           |           |
| M2         | 1         | 1         | 1         | 1         | 1         | 1         | 1         | 1          | 1           | 1         | 1         | 0         | 0 (       | 0         |           |           |           |
| M3         | 2'b10     | 2'b1{zero} | 2'b1{~zero} | 2'b10     | 2'b10     | 2'b10     | 2'b01     | 2'b01     |           |           |           |
|            |           |           |           |           |           |           | 0         | 0          | 0           |           |           | 2'b01     |           | 2'b10     |           |           |           |
|            |           |           |           |           |           |           | 23        | 24         | 25          | 26        |           |           |           | 30        |           |           |           |

## 五、所用到的部件建模

#### 1. PC 寄存器:

```
if (rst == 1)
    module pcreg(
        input clk,
                                                               begin
        input rst,
                                                                    data_out <= 32'h00400000;
        input ena,
                                                               end
        input [31:0] data_in,
                                                               else
        output reg [31:0] data_out
                                                               begin
                                                                    if (ena == 1)
        );
        initial
                                                                    begin
        begin
                                                                         data_out <= data_in;
             data_out = 32'h00400000;
                                                                    end
                                                               end
        always @ (negedge clk)
                                                           end
        begin
                                                      endmodule
2. 行为级 ALU:
    module alu(
                                                           reg overflows [13:0];
        input [31:0] a,
                                                           always @ (*)
        input [31:0] b,
                                                           begin
                                                               //无符号加法
        input [3:0] aluc,
                                                               results[0] = a + b;
        output reg [31:0] r,
                                                               if (results[0] == 32'h00000000)
        output reg zero,
        output reg carry,
                                                               begin
        output reg negative,
                                                                    zeros[0] = 1;
        output reg overflow
                                                               end
                                                               else
        reg [31:0] results [13:0];
                                                               begin
        reg zeros [13:0];
                                                                    zeros[0] = 0;
        reg carrys [13:0];
                                                               end
        reg negatives [13:0];
                                                               if
                                                                     ($unsigned(results[0])
```

```
$unsigned(a) || $unsigned(results[0]) <</pre>
                                                            end
$unsigned(b))
                                                            else
         begin
                                                            begin
              carrys[0] = 1;
                                                                 overflows[1] = 0;
         end
                                                            end
                                                            //无符号减法
         else
                                                            results[2] = a - b;
         begin
                                                            if (results[2] == 32'h00000000)
              carrys[0] = 0;
         end
                                                            begin
         if (results[0][31] == 1)
                                                                 zeros[2] = 1;
         begin
                                                            end
              negatives[0] = 1;
                                                            else
         end
                                                            begin
                                                                 zeros[2] = 0;
         else
         begin
                                                            end
                                                            if
              negatives[0] = 0;
                                                                      ($unsigned(a)
                                                                                           <
                                                  $unsigned(b))
         end
         //有符号加法
                                                            begin
         results[1] = a + b;
                                                                 carrys[2] = 1;
         if (results[1] == 32'h000000)
                                                            end
         begin
                                                            else
              zeros[1] = 1;
                                                            begin
         end
                                                                 carrys[2] = 0;
         else
                                                            end
         begin
                                                            if (results[2][31] == 1)
              zeros[1] = 0;
                                                            begin
                                                                 negatives[2] = 1;
         end
         if (results[1][31] == 1)
                                                            end
         begin
                                                            else
              negatives[1] = 1;
                                                            begin
         end
                                                                 negatives[2] = 0;
         else
                                                            end
                                                            //有符号减法
         begin
              negatives[1] = 0;
                                                            results[3] = a - b;
                                                            if (results[3] == 32'h00000000)
         end
         if (a[31] == 1 \&\& b[31] == 1
                                                            begin
&& results[1][31] == 0)
                                                                 zeros[3] = 1;
         begin
                                                            end
              overflows[1] = 1;
                                                            else
                                                            begin
         end
         else if (a[31] == 0 \&\& b[31] ==
                                                                 zeros[3] = 0;
0 \&\& results[1][31] == 1
                                                            end
         begin
                                                            if (results[3][31] == 1)
              overflows[1] = 1;
                                                            begin
```

```
negatives[3] = 1;
                                                             else
         end
                                                             begin
         else
                                                                  zeros[5] = 0;
         begin
                                                             end
              negatives[3] = 0;
                                                             if (results[5][31] == 1)
         end
                                                             begin
         if (a[31] == 0 \&\& b[31] == 1
                                                                  negatives[5] = 1;
&& results[3][31] == 1)
                                                             end
         begin
                                                             else
              overflows[3] = 1;
                                                             begin
         end
                                                                  negatives[5] = 0;
         else if (a[31] == 1 \&\& b[31] ==
                                                             end
0 \&\& results[3][31] == 0
                                                             //异或运算
                                                             results[6] = a \wedge b;
         begin
              overflows[3] = 1;
                                                             if (results[6] == 32'h00000000)
         end
                                                             begin
         else
                                                                  zeros[6] = 1;
         begin
                                                             end
              overflows[3] = 0;
                                                             else
         end
                                                             begin
         //与运算
                                                                  zeros[6] = 0;
         results[4] = a \& b;
                                                             end
         if (results[4] == 32'h00000000)
                                                             if (results[6][31] == 1)
         begin
                                                             begin
              zeros[4] = 1;
                                                                  negatives[6] = 1;
                                                             end
         end
         else
                                                             else
         begin
                                                             begin
              zeros[4] = 0;
                                                                  negatives[6] = 0;
                                                             end
         end
                                                             //或非运算
         if (results[4][31] == 1)
         begin
                                                             results[7] = \sim(a | b);
              negatives[4] = 1;
                                                             if (results[7] == 32'h00000000)
         end
                                                             begin
         else
                                                                  zeros[7] = 1;
         begin
                                                             end
              negatives[4] = 0;
                                                             else
         end
                                                             begin
         //或运算
                                                                  zeros[7] = 0;
         results[5] = a \mid b;
                                                             end
         if (results[5] == 32'h00000000)
                                                             if (results[7][31] == 1)
         begin
                                                             begin
              zeros[5] = 1;
                                                                  negatives[7] = 1;
                                                             end
         end
```

```
else
                                                           end
         begin
                                                           if
                                                                     (results[10]
                                                  32'h00000000)
              negatives[7] = 0;
         end
                                                           begin
         //lui 运算
                                                                 zeros[10] = 1;
         results[8] = \{b[15:0], 16'b0\};
                                                           end
         if (results[8] == 32'h00000000)
                                                           else
         begin
                                                           begin
              zeros[8] = 1;
                                                                zeros[10] = 0;
         end
                                                           end
         else
                                                           negatives[10] = 0;
                                                           //算术右移
         begin
              zeros[8] = 0;
                                                           results[11] = \$signed(b) >>> a;
                                                           if (results[11] == 0)
         end
         carrys[8] = b[16];
                                                           begin
         if (results[8][31] == 1)
                                                                 zeros[11] = 1;
         begin
                                                           end
              negatives[8] = 1;
                                                           else
         end
                                                           begin
         else
                                                                zeros[11] = 0;
         begin
                                                            end
              negatives[8] = 0;
                                                           if (a != 0)
         end
                                                           begin
         //有符号比较
                                                                if (\$signed(a) \le 32)
         results[9] = ($signed(a) <
                                                                begin
$signed(b)) ? 1 : 0;
                                                                     carrys[11] = b[a - 1];
         if (results[9] == 32'h00000000)
                                                                end
         begin
                                                                else
              zeros[9] = 1;
                                                                begin
                                                                     carrys[11] = b[31];
         end
         else
                                                                end
         begin
                                                           end
              zeros[9] = 0;
                                                           if (results[11][31] == 1)
         end
                                                           begin
         negatives[9] = 0;
                                                                negatives[11] = 1;
         //无符号比较
                                                           end
         if
                  ($unsigned(a)
                                                           else
$unsigned(b))
                                                           begin
         begin
                                                                negatives[11] = 0;
              results[10] = 1;
                                                           end
         end
                                                           //逻辑左移/算术左移
                                                           results[12] = b << a;
         else
         begin
                                                           if
                                                                     (results[12]
              results[10] = 0;
                                                  32'h00000000)
```

```
begin
                                                                  begin
              zeros[12] = 1;
                                                                       carrys[13] = 0;
         end
                                                                  end
                                                             end
         else
                                                             if (results[13][31] == 1)
         begin
              zeros[12] = 0;
                                                             begin
         end
                                                                  negatives[13] = 1;
         if (a != 0)
                                                             end
         begin
                                                             else
              if (\$signed(a) \le 32)
                                                             begin
              begin
                                                                  negatives[13] = 0;
                   carrys[12] = b[32 - a];
                                                             end
              end
                                                             if (aluc == 4'b0000)//无符号加
                                                             begin
              else
                                                                  r = results[0];
              begin
                   carrys[12] = 0;
                                                                  zero = zeros[0];
                                                                  carry = carrys[0];
              end
         end
                                                                  negative = negatives[0];
         if (results[12][31] == 1)
                                                                  overflow = overflows[0];
         begin
                                                             end
                                                             else if (aluc == 4'b0010)//有符
              negatives[12] = 1;
                                                   号加
         end
         else
                                                             begin
         begin
                                                                  r = results[1];
              negatives[12] = 0;
                                                                  zero = zeros[1];
         end
                                                                  carry = carrys[1];
         //逻辑右移
                                                                  negative = negatives[1];
                                                                  overflow = overflows[1];
         results[13] = b \gg a;
         if
                   (results[13]
                                                             end
                                       ==
32'h00000000)
                                                             else if (aluc == 4'b0001)//无符
                                                   号减
         begin
                                                             begin
              zeros[13] = 1;
                                                                  r = results[2];
         end
         else
                                                                  zero = zeros[2];
         begin
                                                                  carry = carrys[2];
              zeros[13] = 0;
                                                                  negative = negatives[2];
                                                                  overflow = overflows[2];
         end
         if (a != 0)
                                                             end
         begin
                                                             else if (aluc == 4'b0011)//有符
                                                   号减
              if (\$signed(a) \le 32)
              begin
                                                             begin
                   carrys[13] = b[a - 1];
                                                                  r = results[3];
              end
                                                                  zero = zeros[3];
              else
                                                                  carry = carrys[3];
```

```
negative = negatives[3];
                                                              else if (aluc == 4'b1011)//slt
               overflow = overflows[3];
                                                              begin
          end
                                                                    r = results[9];
         else if (aluc == 4'b0100)//and
                                                                    zero = zeros[9];
         begin
                                                                    carry = carrys[9];
               r = results[4];
                                                                    negative = negatives[9];
                                                                    overflow = overflows[9];
               zero = zeros[4];
                                                              end
               carry = carrys[4];
               negative = negatives[4];
                                                              else if (aluc == 4'b1010)//sltu
               overflow = overflows[4];
                                                              begin
         end
                                                                   r = results[10];
         else if (aluc == 4'b0101)//or
                                                                    zero = zeros[10];
         begin
                                                                    carry = carrys[10];
                                                                    negative = negatives[10];
               r = results[5];
                                                                    overflow = overflows[10];
               zero = zeros[5];
               carry = carrys[5];
                                                              end
               negative = negatives[5];
                                                              else if (aluc == 4'b1100)//sra
               overflow = overflows[5];
                                                              begin
         end
                                                                   r = results[11];
         else if (aluc == 4'b0110)//xor
                                                                    zero = zeros[11];
          begin
                                                                    carry = carrys[11];
               r = results[6];
                                                                    negative = negatives[11];
               zero = zeros[6];
                                                                    overflow = overflows[11];
               carry = carrys[6];
                                                              end
               negative = negatives[6];
                                                              else if (aluc == 4'b1110 || aluc
               overflow = overflows[6];
                                                    == 4'b1111)//sl1
         end
                                                              begin
         else if (aluc == 4'b0111)//nor
                                                                   r = results[12];
         begin
                                                                    zero = zeros[12];
               r = results[7];
                                                                    carry = carrys[12];
               zero = zeros[7];
                                                                    negative = negatives[12];
                                                                    overflow = overflows[12];
               carry = carrys[7];
               negative = negatives[7];
                                                              end
               overflow = overflows[7];
                                                              else//srl
         end
                                                              begin
         else if (aluc == 4'b1000 || aluc
                                                                   r = results[13];
== 4'b1001)//lui
                                                                    zero = zeros[13];
         begin
                                                                    carry = carrys[13];
                                                                    negative = negatives[13];
               r = results[8];
               zero = zeros[8];
                                                                    overflow = overflows[13];
               carry = carrys[8];
                                                              end
               negative = negatives[8];
                                                         end
               overflow = overflows[8];
                                                    endmodule
          end
```

#### 3. 寄存器堆:

```
module regfile(
                                                              array_reg[27] = 0;
     input clk,
                                                              array_reg[28] = 0;
     input rst,
                                                              array_reg[29] = 0;
     input we,
                                                              array_reg[30] = 0;
     input [4:0] raddr1,
                                                              array_reg[31] = 0;
     input [4:0] raddr2,
                                                         end
     input [4:0] waddr,
                                                         always @ (posedge clk)
     input [31:0] wdata,
                                                         begin
     output [31:0] rdata1,
                                                              if (rst == 1)
     output [31:0] rdata2
                                                              begin
     );
                                                                   array_reg[0] = 0;
     reg [31:0] array_reg [31:0];
                                                                   array_reg[1] = 0;
     assign rdata1 = array_reg[raddr1];
                                                                   array_reg[2] = 0;
     assign rdata2 = array_reg[raddr2];
                                                                   array_reg[3] = 0;
     initial
                                                                   array_reg[4] = 0;
     begin
                                                                   array_reg[5] = 0;
          array_reg[0] = 0;
                                                                   array_reg[6] = 0;
          array_reg[1] = 0;
                                                                   array_reg[7] = 0;
         array_reg[2] = 0;
                                                                   array_reg[8] = 0;
          array_reg[3] = 0;
                                                                   array_reg[9] = 0;
          array_reg[4] = 0;
                                                                   array_reg[10] = 0;
          array_reg[5] = 0;
                                                                   array_reg[11] = 0;
         array_reg[6] = 0;
                                                                   array_reg[12] = 0;
          array_reg[7] = 0;
                                                                   array_reg[13] = 0;
          array_reg[8] = 0;
                                                                   array_reg[14] = 0;
          array_reg[9] = 0;
                                                                   array_reg[15] = 0;
          array_reg[10] = 0;
                                                                   array_reg[16] = 0;
          array_reg[11] = 0;
                                                                   array\_reg[17] = 0;
          array_reg[12] = 0;
                                                                   array_reg[18] = 0;
          array_reg[13] = 0;
                                                                   array_reg[19] = 0;
          array_reg[14] = 0;
                                                                   array_reg[20] = 0;
          array_reg[15] = 0;
                                                                   array_reg[21] = 0;
          array_reg[16] = 0;
                                                                   array_reg[22] = 0;
          array_reg[17] = 0;
                                                                   array_reg[23] = 0;
          array_reg[18] = 0;
                                                                   array_reg[24] = 0;
          array reg[19] = 0;
                                                                   array reg[25] = 0;
          array_reg[20] = 0;
                                                                   array_reg[26] = 0;
          array_reg[21] = 0;
                                                                   array_reg[27] = 0;
          array_reg[22] = 0;
                                                                   array_reg[28] = 0;
          array_reg[23] = 0;
                                                                   array_reg[29] = 0;
          array_reg[24] = 0;
                                                                   array_reg[30] = 0;
                                                                   array_reg[31] = 0;
          array_reg[25] = 0;
          array_reg[26] = 0;
                                                              end
```

```
begin
                                                                 end
                 if (we == 1 && waddr !=
                                                            end
   0)
                                                        end
                 begin
                                                   endmodule
                      array_reg[waddr]
4. 将几位数拼接为位数更多的部件:
    module concatenator(
        input [25:0] offset,
        input [3:0] pc,
        output [31:0] r
        assign r = \{\{pc\}, \{offset\}, \{2'b00\}\};
   endmodule
5. 加法器:
   module add(
        input [31:0] a,
        input [31:0] b,
        output [31:0] r
        assign r = a + b;
   endmodule
6. 位数扩展器:
    module ext #(parameter WIDTH = 16)(
        input [WIDTH - 1:0] a,
        input sext,
        output [31:0] b
        assign b = \{ sext ? \{ 32 - WIDTH \{ a[WIDTH - 1] \} \} : \{ 32 - WIDTH \{ 1'b0 \} \}, a[WIDTH - 1] \} \}
    1:0];
    endmodule
7. 二选一数据选择器:
    module mux2(
        input [31:0] a,
        input [31:0] b,
        input s,
        output [31:0] r
        assign r = s ? b : a;
    endmodule
8. 四选一数据选择器:
    module mux4(
                                                        input [31:0] b,
        input [31:0] a,
                                                        input [31:0] c,
```

wdata;

else

```
input [31:0] d,
                                                          r = b;
       input [1:0] s,
                                                      end
                                                      else if (s == 2)
       output reg [31:0] r
                                                      begin
       always @ (*)
                                                          r = c;
       begin
                                                      end
           if (s == 0)
                                                      else
           begin
                                                      begin
                r = a;
                                                          r = d;
           end
                                                      end
           else if (s == 1)
                                                  end
           begin
                                              endmodule
9. ram:
   module ram(
       input clk,
       input ram_ena,
       input wena,
       input [10:0] addr,
       input [31:0] data_in,
       output [31:0] data_out
       reg [31:0] data [2047:0];
       always @ (posedge clk)
       begin
           if (ram_ena == 1 && wena == 1)
           begin
                data[addr] = data_in;
           end
       end
   endmodule
```

## 六、控制模块建模以及 CPU 建模

#### 1. 控制模块建模:

```
module cpu31controller(
input [31:0] instruction,
input zero,
output reg pcreg_ena,
output reg d_ram_wena,
output reg d_ram_ena,
output reg ext5_s,
```

```
output reg ext16_s,
   output reg ext18_s,
   output reg rf_we,
   output reg [4:0] rf_waddr,
   output reg [4:0] rf_raddr1,
   output reg [4:0] rf_raddr2,
   output reg [3:0] aluc,
   output reg M1,
   output reg M2,
   output [1:0] M3,
   output reg [1:0] M4
   );
   reg [30:0] op;
   assign M3 = op[16] ? 2'b00 : ((op[29] \parallel op[30]) ? 2'b01 : (op[24] ? {\{1'b1\}, \{zero\}\}} :
(op[25] ? {\{1'b1\}, {\sim}zero\}\} : 2'b10)));
   always @ (instruction)
   begin
       if (instruction[31:26] == 6'b000000)
       begin
           if (instruction[5:0] == 6'b100000)
           begin
               aluc = 4'b0010;
           end
           else if (instruction[5:0] == 6'b100001)
           begin
               aluc = 4'b0000;
           end
           else if (instruction[5:0] == 6'b100010)
           begin
               aluc = 4'b0011;
           end
           else if (instruction[5:0] == 6'b100011)
           begin
               aluc = 4'b0001;
           end
           else if (instruction[5:0] == 6'b100100)
           begin
               aluc = 4'b0100;
           end
```

```
else if (instruction[5:0] == 6'b100101)
begin
  aluc = 4'b0101;
end
else if (instruction[5:0] == 6'b100110)
begin
  aluc = 4'b0110:
end
else if (instruction[5:0] == 6'b100111)
begin
  aluc = 4'b0111;
end
else if (instruction[5:0] == 6'b101010)
begin
  aluc = 4'b1011;
end
else if (instruction[5:0] == 6'b101011)
begin
  aluc = 4'b1010;
end
else if (instruction[5:0] == 6'b000000)
begin
  aluc = 4'b1110;
end
else if (instruction[5:0] == 6'b000010)
begin
  aluc = 4'b1101;
end
else if (instruction[5:0] == 6'b000011)
  aluc = 4'b1100;
end
else if (instruction[5:0] == 6'b000100)
begin
  aluc = 4'b1110;
```

```
end
   else if (instruction[5:0] == 6'b000110)
   begin
      aluc = 4'b1101;
   end
   else if (instruction[5 : 0] == 6'b000111)
   begin
      aluc = 4'b1100;
   end
   else if (instruction[5:0] == 6'b001000)
   begin
      aluc = 0;
   end
end
else if (instruction[31:26] == 6'b000010)
begin
   aluc = 0;
end
else if (instruction[31 : 26] == 6'b000011)
begin
   aluc = 0;
end
else if (instruction[31 : 26] == 6'b001000)
begin
   aluc = 4'b0010;
end
else if (instruction[31 : 26] == 6'b001001)
begin
   aluc = 4'b0000;
end
else if (instruction[31 : 26] == 6'b001100)
begin
   aluc = 4'b0100;
end
else if (instruction[31 : 26] == 6'b001101)
begin
```

```
aluc = 4'b0101;
end
else if (instruction[31 : 26] == 6'b001110)
begin
  aluc = 4'b0110;
end
else if (instruction[31 : 26] == 6'b100011)
begin
  aluc = 4'b0000;
end
else if (instruction[31 : 26] == 6'b101011)
begin
  aluc = 4'b0000;
end
else if (instruction[31:26] == 6'b000100)
begin
  aluc = 4'b0011;
else if (instruction[31 : 26] == 6'b000101)
begin
  aluc = 4'b0011;
end
else if (instruction[31 : 26] == 6'b001010)
begin
  aluc = 4'b1011;
end
else if (instruction[31 : 26] == 6'b001011)
begin
  aluc = 4'b1010;
end
else
begin
  aluc = 4'b1000;
end
pcreg_ena = 1;
```

```
d_{ram}_{wena} = op[23];
            d_{ram}ena = op[22] \parallel op[23];
            ext5_s = 0;
            ext16_s = op[17] \parallel op[18] \parallel op[22] \parallel op[23] \parallel op[26] \parallel op[27];
            ext18_s = op[24] || op[25];
            rf_we = \sim (op[16] \parallel op[23] \parallel op[24] \parallel op[25] \parallel op[29]);
            if \ (op[17] \ \| \ op[18] \ \| \ op[19] \ \| \ op[20] \ \| \ op[21] \ \| \ op[22] \ \| \ op[26] \ \| \ op[27] \ \| \ op[28]) \\
            begin
                   rf waddr = instruction[20:16];
            end
            else if (op[16] || op[23] || op[24] || op[25])
            begin
                   rf_waddr = 0;
            end
            else if (op[30])
            begin
                   rf_waddr = 5'b11111;
            end
            else
            begin
                   rf_waddr = instruction[15 : 11];
            end
            if (op[10] || op[11] || op[12] || op[28] || op[29] || op[30])
            begin
                   rf raddr1 = 0;
            end
            else
            begin
                   rf_raddr1 = instruction[25 : 21];
            end
            if \ (op[16] \ \| \ op[17] \ \| \ op[18] \ \| \ op[19] \ \| \ op[20] \ \| \ op[21] \ \| \ op[22] \ \| \ op[26] \ \| \ op[27] \ \| \\
op[28] || op[29] || op[30])
            begin
                   rf_raddr2 = 0;
            end
            else
            begin
                   rf_raddr2 = instruction[20 : 16];
            M1 = op[17] \parallel op[18] \parallel op[19] \parallel op[20] \parallel op[21] \parallel op[22] \parallel op[23] \parallel op[26] \parallel op[27]
\| \text{ op}[28];
            M2 = \sim (op[10] \parallel op[11] \parallel op[12] \parallel op[16] \parallel op[28] \parallel op[29] \parallel op[30]);
            if (op[16] || op[22] || op[23] || op[24] || op[25] || op[29])
            begin
```

```
M4 = 2'b00;
             end
             else if (op[30])
             begin
                  M4 = 2'b10;
             end
             else
             begin
                  M4 = 2'b01;
             end
             if (instruction == 32'hfffffff)
             begin
                  pcreg_ena = 0;
                  rf_we = 0;
             end
        end
    endmodule
2. cpu 建模
    module cpu(
        input clk,
        input reset,
        input [31:0] inst,
        input [31:0] dmem_out,
        output [31:0] pc,
        output dmem_ena,
        output dmem_wena,
        output [31:0] dmem_addr,
        output [31:0] dmem_in
        );
        wire [31:0] vpc;
        wire [31:0] valu;
        wire zero;
        wire carry;
        wire negative;
        wire overflow;
        wire [31:0] vreg1;
        wire [31:0] vreg2;
        wire [31:0] vconcat;
        wire [31:0] vaddj;
        wire [31:0] vnpc;
        wire [31:0] vpc_8;
        wire [31:0] vext18;
        wire [31:0] vext16;
```

```
wire [31:0] vext5;
    wire [31 : 0] vmux_1;
    wire [31:0] vmux_2;
    wire [31:0] vmux_3;
    wire [31:0] vmux_4;
    wire pcreg_ena;
    wire ext5 s;
    wire ext16_s;
    wire ext18_s;
    wire reg_we;
    wire [4:0] reg_waddr;
    wire [4:0] reg_raddr1;
    wire [4:0] reg_raddr2;
    wire [3:0] aluc;
    wire M1;
    wire M2;
    wire [1:0] M3;
    wire [1:0] M4;
    assign pc = vpc;
    assign dmem_addr = valu;
    assign dmem_in = vreg2;
    cpu31controller cpu31controller_inst(inst, zero, pcreg_ena, dmem_wena, dmem_ena,
ext5_s, ext16_s, ext18_s, reg_we, reg_waddr, reg_raddr1, reg_raddr2, aluc, M1, M2, M3,
M4);
    pcreg pcreg_inst(clk, reset, pcreg_ena, vmux_3, vpc);
    alu alu_inst(vmux_2, vmux_1, aluc, valu, zero, carry, negative, overflow);
    regfile cpu_ref(clk, reset, reg_we, reg_raddr1, reg_raddr2, reg_waddr, vmux_4, vreg1,
vreg2);
    concatenator concat(inst[25:0], vpc[31:28], vconcat);
    add addj(vnpc, vext18, vaddj);
    add npc(vpc, 4, vnpc);
    add pc_8(vpc, 4, vpc_8);
    ext #(.WIDTH(5)) ext5(inst[10 : 6], ext5_s, vext5);
    ext #(.WIDTH(16)) ext16(inst[15:0], ext16_s, vext16);
    ext #(.WIDTH(18)) ext18({{inst[15:0]}, {2'b00}}, ext18_s, vext18);
    mux2 mux_1(vreg2, vext16, M1, vmux_1);
    mux2 mux_2(vext5, vreg1, M2, vmux_2);
```

```
mux4 mux_3(vreg1, vconcat, vnpc, vaddj, M3, vmux_3);
mux4 mux_4(dmem_out, valu, vpc_8, 0, M4, vmux_4);
endmodule
```

#### 七、顶层模块设计

```
module sccomp_dataflow(
    input clk_in,
    input reset,
    output [31:0] inst,
    output [31:0] pc
    );
    wire [31:0] dmem_out;
    wire dmem_ena;
    wire dmem_wena;
    wire [31:0] dmem addr;
    wire [31:0] dmem_in;
    wire [31:0] instruction;
    reg [25:0] cnt;
    assign inst = instruction;
    cpu sccpu(clk_in, reset, instruction, dmem_out, pc, dmem_ena, dmem_wena, dmem_addr,
dmem_in);
    imem im(pc[12:2], instruction);
    ram dmem(clk_in, dmem_ena, dmem_wena, dmem_addr[12:0], dmem_in, dmem_out);
endmodule
```

#### 八、前仿真测试

我在控制器中添加了当指令读取到fffffffff时关闭PC寄存器和寄存器堆的写入信号,并在coe文件的最后添加了一条ffffffff指令,因此PC寄存器和寄存器堆里的值能维持在最后一条指令执行后的状态,只需观察波形的最后即可判断前仿真结果(我也将每个周期的结果都打印出来进行比对,但是不便于放置在报告中,所以就只能展示几条代表性指令的波形)

#### 测试文件如下:

```
module scc_tb();
integer result;
reg clk_in;
reg reset;
wire [31:0] inst;
wire [31:0] pc;
reg [10:0] count;
sccomp_dataflow sccomp_dataflow_inst(clk_in, reset, inst, pc);
initial
```

```
begin
    result = $fopen("result.txt", "w");
    clk in = 0;
    reset = 0;
    count = 0;
end
always
begin
    #5 clk in = \simclk in;
    if (clk_in == 1)
    begin
          if (count == 1050)
          begin
              $fclose(result);
          end
          count = count + 1:
          $fdisplay(result, "count: %d", count);
          $fdisplay(result, "pc: %h", pc);
          $fdisplay(result, "instr: %h", inst);
          $fdisplay(result, "reg0: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[0]);
          $fdisplay(result, "reg1: %h", sccomp dataflow inst.sccpu.cpu ref.array reg[1]);
          $fdisplay(result, "reg2: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[2]);
          $fdisplay(result, "reg3: %h", sccomp dataflow inst.sccpu.cpu ref.array reg[3]);
          $fdisplay(result, "reg4: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[4]);
          $fdisplay(result, "reg5: %h", sccomp dataflow inst.sccpu.cpu ref.array reg[5]);
          $fdisplay(result, "reg6: %h", sccomp dataflow inst.sccpu.cpu ref.array reg[6]);
          $fdisplay(result, "reg7: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[7]);
          $fdisplay(result, "reg8: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[8]);
          $fdisplay(result, "reg9: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[9]);
          $fdisplay(result, "reg10: %h", sccomp dataflow inst.sccpu.cpu ref.array reg[10]);
          $fdisplay(result, "reg11: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[11]);
          $fdisplay(result, "reg12: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[12]);
          $fdisplay(result, "reg13: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[13]);
          $fdisplay(result, "reg14: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[14]);
          $fdisplay(result, "reg15: %h", sccomp dataflow inst.sccpu.cpu ref.array reg[15]);
          $fdisplay(result, "reg16: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[16]);
          $fdisplay(result, "reg17: %h", sccomp dataflow inst.sccpu.cpu ref.array reg[17]);
          $fdisplay(result, "reg18: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[18]);
          $fdisplay(result, "reg19: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[19]);
          $fdisplay(result, "reg20: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[20]);
          $fdisplay(result, "reg21: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[21]);
          $fdisplay(result, "reg22: %h", sccomp dataflow inst.sccpu.cpu ref.array reg[22]);
          $fdisplay(result, "reg23: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[23]);
          $fdisplay(result, "reg24: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[24]);
```

```
$fdisplay(result, "reg25: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[25]);
$fdisplay(result, "reg26: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[26]);
$fdisplay(result, "reg27: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[27]);
$fdisplay(result, "reg28: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[28]);
$fdisplay(result, "reg29: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[29]);
$fdisplay(result, "reg30: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[30]);
$fdisplay(result, "reg31: %h", sccomp_dataflow_inst.sccpu.cpu_ref.array_reg[31]);
$fdisplay(result, "*******");
end
```

# endmodule 1. add:

结果:

end

| ■ <b>W</b> array_reg[31:0][31:0] | 001f0000,001e0000 | 001f0000, 001e0000, 001d0000, q01e0000, 0f300000, 6fff0000, 1fff0000, 0fff0000, 7fffff |
|----------------------------------|-------------------|----------------------------------------------------------------------------------------|
| <b>Ⅲ</b> -■ [31][31:0]           | 001f0000          | 001 <del>f</del> 0000                                                                  |
| <b>⊞</b> - <b>™</b> [30] [31:0]  | 001e0000          | 001e0000                                                                               |
| <b>⊞</b> - <b>™</b> [29][31:0]   | 001 d0000         | 001 40000                                                                              |
| <b>⊞</b> - <b>™</b> [28] [31:0]  | 001c0000          | 001c0000                                                                               |
| <b>⊞</b> - <b>™</b> [27] [31:0]  | 0f300000          | 0f30000                                                                                |
| <b>⊞</b> - <b>™</b> [26] [31:0]  | 6fff0000          | 6ff f0000                                                                              |
| <b>⊞</b> ■ [25] [31:0]           | 1fff0000          | 1ff f0000                                                                              |
| <b>⊞</b> - <b>™</b> [24][31:0]   | 0fff0000          | 0ff 60000                                                                              |
| <b>⊞</b> - <b>™</b> [23] [31:0]  | 7ffffff0          | 766 6660                                                                               |
| <b>⊞</b> - <b>™</b> [22] [31:0]  | 7fffffff          | 766                                                                                    |
| <b>⊞</b> - <b>™</b> [21][31:0]   | 00000000          | 0000000                                                                                |
| <b>⊞</b> - <b>™</b> [20] [31:0]  | 7fff8000          | 7ff 6000                                                                               |
| <b>⊞-</b> ■ [19] [31:0]          | 70000000          | 7000000                                                                                |
| <b>⊞</b> - <b>™</b> [18] [31:0]  | 8000000 e         | 8000000e                                                                               |
| <b>⊞</b> - <b>™</b> [17][31:0]   | 8000000 d         | 8000000d                                                                               |
| <b>⊞</b> - <b>™</b> [16][31:0]   | 8000000 c         | 800 <mark>0000c</mark>                                                                 |
| <b>⊞</b> - <b>™</b> [15] [31:0]  | 8000000Ъ          | 8000000ь                                                                               |
| <b>⊞</b> - <b>™</b> [14][31:0]   | 8000000a          | 8000000a                                                                               |
| <b>⊞</b> - <b>™</b> [13] [31:0]  | 80000009          | 80000009                                                                               |
| <b>II</b> [12] [31:0]            | 80000008          | 8000008                                                                                |
| <b>⊞-</b> ■ [11] [31:0]          | 80000007          | 80000007                                                                               |
| <b>⊞</b> -₩ [10][31:0]           | 80000006          | 80000006                                                                               |
| <b>⊞</b> - <b>₩</b> [9][31:0]    | 80000005          | 80000005                                                                               |
| <b>⊞</b> ■ [8] [31:0]            | 80000004          | 80000004                                                                               |
| <b>⊞</b> - <b>™</b> [7][31:0]    | 80000004          | 8000004                                                                                |
| <b>⊞</b> - <b>™</b> [6] [31:0]   | 80000002          | 8000002                                                                                |
| <b>⊞</b> - <b>™</b> [5] [31:0]   | 80000001          | 80000001                                                                               |
| <b>⊞</b> ■ [4] [31:0]            | 80000000          | 8000000                                                                                |
| <b>⊞</b> ■ [3] [31:0]            | 80000000          | 80000000                                                                               |
| □ □ □ □ [2] [31:0]               | ffffffff          | eeefeeee                                                                               |
| <b>□</b> ■ [1][31:0]             | 00000001          | 00000001                                                                               |
| <b>□</b> ■ [0][31:0]             | 00000000          | 0000000                                                                                |

#### 2. sll:

| ■ ■ array_reg[31:0][31:0]       | ffffffff, 800000 | ffffffff, 80000000, fffff | ffe, 000000000, 00000000, 0000 | 0000, 800000000, 6800 | 00 |
|---------------------------------|------------------|---------------------------|--------------------------------|-----------------------|----|
| ⊞- <b>■</b> [31] [31:0]         | ffffffff         |                           | ffffffff                       |                       |    |
| /scc_tb/sccomp_dataflo          | w_inst/sccpu/cpu | ref/array_reg[30][31:0]   | 8000000                        |                       |    |
| <b>⊞</b> - <b>™</b> [29] [31:0] | fffffffe         |                           | fffffffe                       |                       |    |
| <b>□</b> - <b>™</b> [28] [31:0] | 00000000         |                           | 0000000                        |                       |    |
| <b>□</b> ₩ [27] [31:0]          | 00000000         |                           | 0000000                        |                       |    |
| <b>□™</b> [26] [31:0]           | 00000000         |                           | 0000000                        |                       |    |
| <b>■</b> ■ [25] [31:0]          | 80000000         |                           | 8000000                        |                       |    |
| ■ ■ [24] [31:0]                 | 68000000         |                           | 68000000                       |                       |    |
| <b>⊞</b> ■ [23] [31:0]          | fffc0000         |                           | fffc0000                       |                       |    |
| <b>1</b> [22] [31:0]            | ffff8000         |                           | ffff8000                       |                       |    |
| <b>⊞ </b> ■ [21] [31:0]         | ffe00000         |                           | ffe00000                       |                       |    |
| <b>⊞</b> ■ [20] [31:0]          | fff80000         |                           | fff80000                       |                       |    |
| <b>⊞-</b> ■ [19] [31:0]         | d7f80000         |                           | d7f80000                       |                       |    |
| <b>⊞-</b> ■ [18] [31:0]         | 00016bfc         |                           | 00016bfc                       |                       |    |
| <b>⊞</b> - <b>™</b> [17] [31:0] | 000£0000         |                           | 000f0000                       |                       |    |
| <b>⊞</b> - <b>™</b> [16][31:0]  | 000001e0         |                           | 000001e0                       |                       |    |
| <b>⊞</b> - <b>™</b> [15][31:0]  | 00000000         |                           | 00000000                       |                       |    |
| <b>⊞</b> - <b>™</b> [14][31:0]  | fffffeb4         |                           | fffffeb4                       |                       |    |
| <b>⊞</b> - <b>™</b> [13][31:0]  | 00000000         |                           | 00000000                       |                       |    |
| <b>□</b> - <b>™</b> [12][31:0]  | ffffe000         |                           | ffffe000                       |                       |    |
| <b>⊞</b> - <b>™</b> [11][31:0]  | 00000000         |                           | 00000000                       |                       |    |
| <b>⊡</b> - <b>™</b> [10][31:0]  | ffffe000         |                           | ffffe000                       |                       |    |
| <b>⊡</b> - <b>™</b> [9][31:0]   | 80000000         |                           | 8000000                        |                       |    |
| <b>⊞™</b> [8] [31:0]            | 0000b5fe         |                           | 0000b5fe                       |                       |    |
| <b>□</b> - <b>™</b> [7][31:0]   | 80000000         |                           | 8000000                        |                       |    |
| <b>⊡™</b> [6] [31:0]            | 0000001e         |                           | 0000001e                       |                       |    |
| <b>⊞™</b> [5] [31:0]            | ffffff5a         |                           | ffffff5a                       |                       |    |
| <b>□</b> ₩ [4][31:0]            | fffff000         |                           | fffff000                       |                       |    |
| <b>□</b> - <b>™</b> [3][31:0]   | fffff000         |                           | fffff000                       |                       |    |
| <b>□</b> -₩ [2][31:0]           | 00005aff         |                           | 00005aff                       |                       |    |
| <b>□</b> -₩ [1][31:0]           | 0000000f         |                           | 0000000f                       |                       |    |
| <b>⊞-</b> ■ [0] [31:0]          | 00000000         |                           | 00000000                       |                       |    |

# 3. **jr:** 结果:

| ■ ■ array_reg[31:0][31:0]       | 00000000, 00000000, | 00000000, 00000 | 000, 00000000, 000 | 00000, 000000000, 00 | 000000, 000000000, 0 | 0000000, 0 |
|---------------------------------|---------------------|-----------------|--------------------|----------------------|----------------------|------------|
| <b>■ 🧺</b> [31] [31:0]          | 00000000            |                 |                    |                      | 0000                 | 0000       |
| ■ ■ [30] [31:0]                 | 00000000            |                 |                    |                      | 0000                 | 0000       |
| <b>⊞</b> 🥞 [29] [31:0]          | 00000000            |                 |                    |                      | 0000                 | 0000       |
| <b>■</b> 🥞 [28] [31:0]          | 00000000            |                 |                    |                      | 0000                 | 0000       |
| <b>■</b> 🥞 [27] [31:0]          | 00000000            |                 |                    |                      | 0000                 | 0000       |
| <b>■</b> 🧺 [26] [31:0]          | 00000000            |                 |                    |                      | 0000                 | 0000       |
| <b>⊞</b> 🥞 [25] [31:0]          | 00000000            |                 |                    |                      | 0000                 | 0000       |
| ■ ■ [24] [31:0]                 | 00000000            |                 |                    |                      | 0000                 | 0000       |
|                                 | 00000000            |                 |                    |                      | 0000                 | 0000       |
|                                 | 00000000            |                 |                    |                      | 0000                 | 0000       |
|                                 | 00000000            |                 |                    |                      | 0000                 | 0000       |
|                                 | 00000000            |                 |                    |                      | 0000                 | 0000       |
| H 👹 [19][31:0]                  | 00000000            |                 |                    |                      | 0000                 | 0000       |
| <b>⊞</b> - <b>№</b> [18] [31:0] | 00000000            |                 |                    |                      | 0000                 | 0000       |
|                                 | 00000000            |                 |                    |                      | 0000                 | 0000       |
| <b>⊞</b> - <b>№</b> [16][31:0]  | 00000000            |                 |                    |                      | 0000                 | 0000       |
| <b>⊞</b> 👹 [15] [31:0]          | 00000000            |                 |                    |                      | 0000                 | 0000       |
| <b>⊞</b> - <b>™</b> [14][31:0]  | 00000000            |                 |                    |                      | 0000                 | 0000       |
| <b>⊞</b> 👹 [13] [31:0]          | 00000000            |                 |                    |                      | 0000                 | 0000       |
| <b>⊞</b> - <b>№</b> [12][31:0]  | 00000000            |                 |                    |                      | 0000                 | 0000       |
| <b>⊞</b> ■ [11][31:0]           | 00000000            |                 |                    |                      | 0000                 | 0000       |
| □ □ □ [10] [31:0]               | 00000000            |                 |                    |                      | 0000                 | 0000       |
| <b>⊞</b> 🥞 [9] [31:0]           | 00000000            |                 |                    |                      | 0000                 | 0000       |
| ■ [8] [31:0]                    | 00000003            |                 |                    |                      | 0000                 | 0003       |
| □ □ □ [7] [31:0]                | 00000003            |                 |                    |                      | 0000                 | 0003       |
| ■ ■ [6] [31:0]                  | 00000001            |                 |                    |                      | 0000                 | 0001       |
| ⊞ 🥨 [5] [31:0]                  | ffffffff            |                 |                    |                      | ffff                 | ffff       |
| <b>□</b> · ■ [4][31:0]          | 00000000            |                 |                    |                      | 0000                 | 0000       |
| ⊞ 👹 [3] [31:0]                  | 00000000            |                 |                    |                      | 0000                 | 0000       |
| <b>□</b> ■ [2][31:0]            | 00000000            |                 |                    |                      | 0000                 | 0000       |
| <b>□ ■</b> [1][31:0]            | 00000040            |                 |                    |                      | 0000                 | 0040       |
| <b>□</b> ■ [0][31:0]            | 00000000            |                 |                    |                      | 0000                 | 0000       |

### 4. addi:

| ■ <b>3</b> array_reg[31:0][31:0] | 00007790, 00007 | 00007790, 0000788f, ffffdbde, ffffcbbd, 00007dlc, ffffe01 | o. ff |
|----------------------------------|-----------------|-----------------------------------------------------------|-------|
| <b>■ ■</b> [31] [31:0]           | 00007790        | 00007790                                                  |       |
| <b>■</b> ■ [30] [31:0]           | 0000788£        | 0000788f                                                  |       |
| <b>■ ■</b> [29] [31:0]           | ffffdbde        | ffffdbde                                                  |       |
| <b>■ ■</b> [28] [31:0]           | ffffcbbd        | ffffcbbd                                                  |       |
| <b>■</b> ■ [27] [31:0]           | 00007d1e        | 00007d1c                                                  |       |
| <b>□</b> ·■ [26] [31:0]          | ffffe01b        | ffffe01b                                                  |       |
| <b>⊞</b> ·₩ [25] [31:0]          | ffffb01a        | ffffb01a                                                  |       |
| <b>■</b> ■ [24] [31:0]           | ffffa019        | ffffa019                                                  |       |
| ■ ■ [23] [31:0]                  | ffffdc18        | ffffdc18                                                  |       |
| <b>4</b> [22] [31:0]             | 00000ac7        | 00000ac7                                                  |       |
| ■ ■ [21] [31:0]                  | 00000226        | 00000226                                                  |       |
| <b>⊞</b> ·■ [20] [31:0]          | 00000015        | 00000015                                                  |       |
| ■ ■ [19][31:0]                   | 00007014        | 00007014                                                  |       |
| <b>□</b> ■ [18] [31:0]           | ffff8013        | ffff8013                                                  |       |
| <b>⊞</b> - <b>™</b> [17] [31:0]  | fffff012        | fffff012                                                  |       |
| <b>□</b> ■ [16] [31:0]           | 00000011        | 00000011                                                  |       |
| <b>□</b> · <b>□</b> [15] [31:0]  | 00001ffe        | 00001ffe                                                  |       |
| <b>□</b> ■ [14] [31:0]           | 000001fe        | 000001fe                                                  |       |
| □ □ [13] [31:0]                  | 0000001e        | 0000001e                                                  |       |
| <b>■ ■</b> [12] [31:0]           | ffff5554        | ffff5554                                                  |       |
| [11] [31:0]                      | 0000aaaa        | 0000aaa                                                   |       |
| <b>□</b> ■ [10] [31:0]           | fffff000        | fffff000                                                  |       |
| <b>□</b> ··■ [9] [31:0]          | 00000£00        | 0000010                                                   |       |
| <b>□</b> ■ [8] [31:0]            | 000000£0        | 000000f0                                                  |       |
| <b>□</b> ··■ [7][31:0]           | 0000000£        | 0000000f                                                  |       |
| [6] [31:0]                       | 00008005        | 00008005                                                  |       |
| ■ ■ [5] [31:0]                   | ffff7fff        | fffffff                                                   |       |
| ■ ■ [4] [31:0]                   | 00000000        | 0000000                                                   |       |
| ■ ■ [3] [31:0]                   | 00007fff        | 00007ff                                                   |       |
| <b>□ ■</b> [2] [31:0]            | ffff8000        | ffff8000                                                  |       |
| <b>■ ■</b> [1][31:0]             | 0000001         | 00000001                                                  |       |
| <b>⊞</b> ·■ [0][31:0]            | 00000000        | 00000000                                                  |       |

#### 5. lw&sw:

| ☐ ☐ [31] [31:0] 0000000f ☐ ☐ [31] [31:0] 00000000 ☐ [31:0] 0000000 ☐ [31:0] 55550000 ☐ [31:0] 6fff0000 ☐ [31:0] 0fff0000 ☐ [31:0] 0fff0000 ☐ [31:0] 0fff0000 | 550000, ffff0000, 0fff0 0000000f 00000000 55550000 ffff0000 0fff0000 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| ☐ ■ [30] [31:0] 00000000                                                                                                                                     | 0000000<br>55550000<br>ffff0000<br>0fff0000                          |
| ☐ ■ [29][31:0] 55550000                                                                                                                                      | 55550000<br>ffff0000<br>0fff0000                                     |
| [28] [31:0] ffff0000 cfff0000 cfff0000                                                                                                                       | ffff0000<br>0fff0000                                                 |
| □ • [27][31:0] 0fff0000                                                                                                                                      | 0fff0000                                                             |
|                                                                                                                                                              |                                                                      |
| E- ■ [26][31:0] 00ff0000                                                                                                                                     | 00ff0000                                                             |
|                                                                                                                                                              |                                                                      |
| ■ [25][31:0] 000 <del>f</del> 0000                                                                                                                           | 000f0000                                                             |
| <b>■</b> [24] [31:0] ffff0000                                                                                                                                | ffff0000                                                             |
| ■ [23] [31:0] ffff0000 ::                                                                                                                                    | ffff0000                                                             |
| □ ■ [22][31:0] eeee00000                                                                                                                                     | eeee0000                                                             |
| □ 😽 [21] [31:0] dddd0000                                                                                                                                     | 4440000                                                              |
| □ 🕶 [20] [31:0] cccc0000                                                                                                                                     | cccc0000                                                             |
| □ W [19][31:0] bbbb0000                                                                                                                                      | bbbb0000                                                             |
| □ ■ [18] [31:0] aaaa0000                                                                                                                                     | aaaa0000                                                             |
| <b>□</b> -₩ [17] [31:0] 55550000                                                                                                                             | 55550000                                                             |
| ☐ [16] [31:0] ffff0000                                                                                                                                       | ffff0000                                                             |
| □ ■ [15][31:0] Offf0000                                                                                                                                      | 0fff0000                                                             |
| □ ■ [14][31:0] 00ff0000                                                                                                                                      | 00ff0000                                                             |
| 13] [31:0] 000f0000                                                                                                                                          | 000f0000                                                             |
| 12 [12] [31:0] ffff0000                                                                                                                                      | ffff0000                                                             |
| <b>□ □</b> [11][31:0] ffffffff ::                                                                                                                            | fffffff                                                              |
| □ • [10] [31:0] ffffeeee ::                                                                                                                                  | ffffeeee                                                             |
| ■ 🕶 [9][31:0] ffffdddd ::                                                                                                                                    | ffffdddd                                                             |
| ■ 😼 [8] [31:0] ffffcccc ::                                                                                                                                   | ffffccc                                                              |
| □ 🕶 [7][31:0] ffffbbbb                                                                                                                                       | ffffbbbb                                                             |
| ☐ ☐ [6] [31:0] ffffaaaa ::                                                                                                                                   | ffffaaaa                                                             |
| <b>□</b> • <b>□</b> [5] [31:0] 00005555                                                                                                                      | 00005555                                                             |
| <b>□</b> ■ [4][31:0] <u>fffffff</u> :                                                                                                                        | fffffff                                                              |
| □ 😼 [3] [31:0] 00000fff                                                                                                                                      | 00000fff                                                             |
| □-₩ [2][31:0] 000000ff                                                                                                                                       | 000000ff                                                             |
| □-₩ [1][31:0] 0000000f                                                                                                                                       | 0000000f                                                             |
| <b>□</b> • <b>□</b> [0] [31:0] 00000000                                                                                                                      | 00000000                                                             |

## 6. beq:

| <b>= **</b> array_reg[31:0][31:0] | ffffffff, fffffffff, | fffffff, ffffffff, | ffffffff, ffffffff, fffff |
|-----------------------------------|----------------------|--------------------|---------------------------|
| <b>⊞</b> - <b>™</b> [31] [31:0]   | ffffffff             |                    | ffffffff                  |
| <b>⊞</b> - <b>™</b> [30] [31:0]   | ffffffff             |                    | fffffff                   |
| <b>⊞</b> 👹 [29] [31:0]            | ffffffff             |                    | fffffff                   |
| <b>⊞</b> - <b>™</b> [28] [31:0]   | ffffffff             |                    | fffffff                   |
| <b>⊞</b> 👹 [27] [31:0]            | ffffffff             |                    | ffffffff                  |
| <b>1</b> [26] [31:0]              | ffffffff             |                    | ffffffff                  |
| <b>1</b> [25] [31:0]              | ffffffff             |                    | ffffffff                  |
| <b>⊞</b> ·■ [24] [31:0]           | ffffffff             |                    | ffffffff                  |
| <b>⊞</b> ·■ [23] [31:0]           | ffffffff             |                    | ffffffff                  |
| <b>⊞</b> ··■ [22] [31:0]          | <del>11111111</del>  |                    | ffffffff                  |
| <b>⊞</b> ∵ <b>™</b> [21] [31:0]   | ffffffff             |                    | ffffffff                  |
| <b>⊞</b>                          | ffffffff             |                    | fffffff                   |
| <b>⊞</b> ■ [15] [31:0]            | ffffffff             |                    | fffffff                   |
| <b>⊞</b>                          | ffffffff             |                    | fffffff                   |
| <b>⊞</b>                          | ffffffff             |                    | fffffff                   |
| <b>⊞</b> ■ [12][31:0]             | ffffffff             |                    | fffffff                   |
| <b>⊞</b> - <b>™</b> [11] [31:0]   | ffffffff             |                    | fffffff                   |
| <b>⊞</b> - <b>™</b> [10] [31:0]   | ffffffff             |                    | fffffff                   |
| <b>⊞</b> ■ [9][31:0]              | ffffffff             |                    | fffffff                   |
| <b>⊞</b> - <b>™</b> [8] [31:0]    | ffffffff             |                    | fffffff                   |
| <b>⊞</b>                          | ffffffff             |                    | fffffff                   |
| <b>⊞</b> [6] [31:0]               | ffffffff             |                    | fffffff                   |
| <b>⊞</b> ··■ [5][31:0]            | ffffffff             |                    | fffffff                   |
| <b>⊞</b>                          | ffffffff             |                    | fffffff                   |
| <b>⊞</b>                          | ffffffff             |                    | fffffff                   |
| <b>⊞</b>                          | ffffffff             |                    | ffffffff                  |
| <b>⊞</b> - <b>™</b> [1][31:0]     | ffffffff             |                    | fffffff                   |
| <b>⊞</b>                          | 00000000             |                    | 00000000                  |

经过比较仿真结果、寄存器内容的变化过程和 Mars 的执行结果与过程,31 条指令均通过前仿真。

# 九、后仿真测试

```
由于后仿真不能打印结果,所以我重新编写了一个测试文件:
module after_tb();
reg clk_in;
reg reset;
wire [31:0] inst;
wire [31:0] pc;
initial
begin
    clk_in = 0;
    reset = 0;
end
always
    #50 clk_in = ~clk_in;
sccomp_dataflow sccomp_dataflow_inst(clk_in, reset, inst, pc);
```

#### endmodule

我测试了下发的 mips\_31\_mars\_simulate.coe 文件, 结果如下:



## 十、下板结果

由于下板需要在七段数码管显示结果,为了便于观察,我对 cpu 进行了分频,并添加了顶层模块,如下:

```
module cpu31top(
    input clk_in,
    input reset,
    output [7:0] o_seg,
    output [7:0] o_sel
    );
    wire [31:0] inst;
    wire [31:0] pc;
    sccomp_dataflow sccomp_dataflow_inst(clk_in, reset, inst, pc);
    seg7x16(clk_in, reset, 1, inst, o_seg, o_sel);
endmodule
下板结果如图所示:
```

PC 寄存器的值显示:





当前指令的值显示:



