

August 1986 Revised March 2000

# DM74LS85 4-Bit Magnitude Comparator

#### **General Description**

These 4-bit magnitude comparators perform comparison of straight binary or BCD codes. Three fully-decoded decisions about two, 4-bit words (A, B) are made and are externally available at three outputs. These devices are fully expandable to any number of bits without external gates. Words of greater length may be compared by connecting comparators in cascade. The A > B, A < B, and A = B outputs of a stage handling less-significant bits are connected to the corresponding inputs of the next stage handling more-significant bits. The stage handling the least-significant bits must have a high-level voltage applied to the A = B input. The cascading path is implemented with only a two-gate-level delay to reduce overall comparison times for long words.

#### **Features**

- Typical power dissipation 52 mW
- Typical delay (4-bit words) 24 ns

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |  |  |  |  |
|--------------|----------------|-----------------------------------------------------------------------------|--|--|--|--|
| DM74LS85M    | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |  |  |  |  |
| DM74LS85N    | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |  |  |  |  |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

### **Connection Diagram**



© 2000 Fairchild Semiconductor Corporation

DS006379

www.fairchildsemi.com

## **Function Table**

| Comparing<br>Inputs |         |         |         | Cascading<br>Inputs |       |       | Outputs |       |       |
|---------------------|---------|---------|---------|---------------------|-------|-------|---------|-------|-------|
| A3, B3              | A2, B2  | A1, B1  | A0, B0  | A > B               | A < B | A = B | A > B   | A < B | A = B |
| A3 > B3             | Х       | Х       | Х       | Х                   | Х     | X     | Н       | L     | L     |
| A3 < B3             | X       | X       | Х       | X                   | X     | X     | L       | H     | L     |
| A3 = B3             | A2 > B2 | X       | Х       | X                   | X     | X     | Н       | L     | L     |
| A3 = B3             | A2 < B2 | X       | Х       | Х                   | X     | X     | L       | H     | L     |
| A3 = B3             | A2 = B2 | A1 > B1 | Х       | X                   | X     | X     | Н       | L     | L     |
| A3 = B3             | A2 = B2 | A1 < B1 | X       | X                   | X     | X     | L       | Н     | L     |
| A3 = B3             | A2 = B2 | A1 = B1 | A0 > B0 | X                   | X     | X     | Н       | L     | L     |
| A3 = B3             | A2 = B2 | A1 = B1 | A0 < B0 | Х                   | X     | X     | L       | H     | L     |
| A3 = B3             | A2 = B2 | A1 = B1 | A0 = B0 | Н                   | L     | L     | Н       | L     | L     |
| A3 = B3             | A2 = B2 | A1 = B1 | A0 = B0 | L                   | Н     | L     | L       | H     | L     |
| A3 = B3             | A2 = B2 | A1 = B1 | A0 = B0 | L                   | L     | Н     | L       | L     | Н     |
| A3 = B3             | A2 = B2 | A1 = B1 | A0 = B0 | Х                   | X     | Н     | L       | L     | Н     |
| A3 = B3             | A2 = B2 | A1 = B1 | A0 = B0 | Н                   | Н     | L     | L       | L     | L     |
| A3 = B3             | A2 = B2 | A1 = B1 | A0 = B0 | L                   | L     | L     | Н       | Н     | L     |

H = HIGH Level, L = LOW Level, X = Don't Care

## Logic Diagram



www.fairchildsemi.com