

## United International University Department of CSE CSE 313: Computer Architecture Midterm Examination Spring 2022

Time: 1 hour and 45

Full Marks: 30

[Any examinee found adopting unfair means will be expelled from the trimester / program as per UIU disciplinary rules.]

[N.B.: Answer all the questions. Assume any data if it is not mentioned explicitly.]

 a) For the same program, two different compilers are used. The table below shows the execution time of the two different compiled programs.

|           | Compiler A             |                   | Compiler B             |           |
|-----------|------------------------|-------------------|------------------------|-----------|
|           | Number of instructions | Execution<br>Time | Number of instructions | Execution |
| Program 1 | 1×10°                  | ls.               | 1.2x10 <sup>7</sup>    | 1.4s      |
| Program 2 | 1x10 <sup>9</sup>      | 0.8s              | 1.2x10 <sup>9</sup>    | 0.7s      |

More = Icrept

CFUT = Nums

a cycle loss

- i) Find the average CPI for each program given that the processor has a clock cycle time of lns.
- ii) Use the average CPIs found in part (i), but that the compiled programs run on two different processors. If the execution times on the two processors are the same (5s), how much faster is the clock of the processor running compiler A's code versus the clock of the processor running compiler B's code?
- b) Suppose, there are three classes of instructions A, B, C in a particular instruction set architecture with CPIs 1.2, 2 and 2.5 respectively. The number of instructions from each class in two separate programs are as follows:

| Programs | Instruction classes |    |    |  |
|----------|---------------------|----|----|--|
|          | Α                   | В  | С  |  |
| P1       | 40                  | 10 | 16 |  |
| P2       | 12                  | 13 | 40 |  |

CPU sime = run. of instruction of cycle Period

num of instruction = IC \* CPT

If the clock frequency is 2GHz, then what is the total execution time for P1? If the total time for P1 is 100 ns, then find out the improvement factor to make it two times faster.

- (c) What is the power wall? Explain how the introduction of multi core processors has overcome power limitation.
- Consider the following C function that calculates the sum of an array, arr, from index low to index high. Given that the base address of arr is contained in register SsQ, the variable i and sum is contained in register SsI and SsQ respectively. The starting MIPS assembly instruction address is 1000.

```
int func(int low , int high)
{
   int sum = 0, i;
   for(i = low ; i < high ; i++)
   {
      sum = sum + arr[i];
   }
   return sum;</pre>
```

- a) Convert the code to the corresponding MIPS assembly instructions [6]
- b) Convert the first 15 lines of your assembly instructions to corresponding [5] machine code. No need to convert it to binary.
- A processor architect makes the following claim "The maximum array size that MIPS can handle is 32, as there are only 32 possible registers in MIPS to hold data." Briefly describe how arrays are stored in MIPS. In your answer, include the instructions that are used to access arrays. Based on this, explain if the architect's claim is correct. And find out what is the maximum array index size we can access in MIPS architecture?
- 3. Assuming 4 bit architecture and using the division algorithm show each step of the division of 13 by 6.
  - (ط) Optimized multiplication is better than the normal multiplication algorithm. [2] Why? Explain.

mn P [2]