# CMPEN 431 Computer Architecture Fall 2018

Virtualizing the Memory Hierarchy

Jack Sampson( www.cse.psu.edu/~sampson )

[Slides adapted from work by Mary Jane Irwin, in turn adapted from Computer Organization and Design, Revised 4<sup>th</sup> Edition,

Patterson & Hennessy, © 2011, Morgan Kaufmann & , 5<sup>th</sup> Edition, Patterson & Hennessy, © 2014, MK]

## **Review: The Memory Hierarchy**

□ Take advantage of the principle of locality to present the user with as much memory as is available in the cheapest technology at the speed offered by the fastest technology



## **Review: How is the Hierarchy Managed?**

- □ registers ↔ memory
  - by compiler (programmer?)
- □ registers ↔ cache ↔ main memory
  - by the cache controller hardware
  - by the memory controller hardware
- main memory ↔ secondary memory (flash, disk)
  - by the operating system (virtual memory)
    - virtual address to physical address mapping
    - assisted by the hardware (TLB, page tables)
  - by the programmer with OS support (files)

CMPEN 431.3 Sampson Fall 2018 PSU

## **Virtual Memory Concepts**

- Programs are written to use an abstraction of memory one large array of bytes.
- □ An address space is the memory used by a process (the running program), organized in some way according to the rules of the programming language, operating system and the ISA
- User-mode programs run (as processes) in virtual memory, which is mapped by the operating system to physical memory
  - The translation from virtual to physical enforces protection of a process's address space from other processes, and allows greater flexibility in the use of physical memory.
  - It is important to distinguish a program (an inactive set of instructions) and a process (an active entity executing those instructions).

## Virtual Memory Concepts, Con't

- Use main memory as a "cache" for secondary memory
  - Allows efficient and safe sharing of main memory among multiple processes
    - Each user program is compiled into its own private virtual address space
    - Inter-program communication only through system code / OS
  - Provides the ability to easily run programs and data sets larger than the size of physical memory
  - Simplifies loading a program for execution by providing for code relocation (i.e., the code can be loaded in main memory anywhere the OS can find space for it)
- The CPU and OS translate virtual addresses to physical addresses
  - A virtual memory "block" is called a page
  - A virtual memory address translation "miss" is called a page fault
- What makes it work efficiently? the Principle of Locality
  - Programs tend to access a only small portion of their address space over long portions of their execution time

## **Two Programs Sharing Physical Memory**

- A program's address space is divided into pages (all one fixed size) or segments (variable sizes)
  - The starting location of each page (either in main memory or in secondary memory) is contained in the program's page table



### **Address Translation**

A virtual address is translated to a physical address by a combination of hardware and software



 So each memory request first requires an address translation from the virtual space to the physical space

## **Address Translation Mechanisms**



## Virtual Addressing with a Cache

Thus it takes an extra memory access to translate a VA to a PA



- □ This makes memory (cache) accesses very expensive (if every access is really two accesses)
- □ The hardware fix is to use a Translation Lookaside Buffer (TLB) a fast, small cache that keeps track of recently used address mappings to avoid having to do a page table lookup in memory (i.e., cache or main memory)

## **Making Address Translation Fast**



## **Translation Lookaside Buffers (TLBs)**

- Just like any other cache, the TLB can be organized as fully associative, set associative, or direct mapped
  - simplescalar defaults are itlb:16:4096:4:1 (16 sets per way, 4-way set associative so 64 entries, 4096B pages), LRU, and dtlb:32:4096:4:1 and tlb:lat 30 (cycles to service a TLB miss)

| V | Virtual Page # | Physical Page # | Dirty | Ref | Access |
|---|----------------|-----------------|-------|-----|--------|
|   |                |                 |       |     |        |
|   |                |                 |       |     |        |
|   |                |                 |       |     |        |
|   |                |                 |       |     |        |

V = Valid?, Ref = Referenced recently?, Access = Write access allowed? See PH Fig. 5.25 for use of the Access bit for memory protection.

- □ TLB access time is typically much smaller than cache access time (because TLBs are much smaller than caches)
  - TLBs are typically not more than 512 entries even on high end machines

## **TLB with Cache Example**



## **Further Reducing Translation Time**

- Can overlap the cache access with the TLB access
  - The high order bits of the VA are used to access the TLB while the low order bits are used to index the cache



## **A TLB in the Memory Hierarchy**



- □ A TLB miss is it a page fault or merely a TLB miss?
  - If the page is loaded into main memory, then the TLB miss can be handled (in hardware or software) by loading the translation information from the page table into the TLB
    - Takes 10's of cycles to find and load the translation info into the TLB
  - If the page is not in main memory, then it's a true page fault
    - Takes 1,000,000's of cycles to service a page fault
- □ TLB misses are much more frequent than true page faults

## **TLB Event Combinations**

| TLB  | Page<br>Table | Cache | Possible? Under what circumstances?                                |  |
|------|---------------|-------|--------------------------------------------------------------------|--|
| Hit  | (Hit)         | Hit   | Yes – this is what we want!                                        |  |
| Hit  | (Hit)         | Miss  | Yes – although the page table is not checked after the TLB hits    |  |
| Miss | Hit           | Hit   | Yes – TLB missed, but PA is in page table and data is in cache     |  |
| Miss | Hit           | Miss  | Yes – TLB missed, but PA is in page table, data not in cache       |  |
| Miss | Miss          | Miss  | Yes – page fault                                                   |  |
| Hit  | Miss          | Miss/ | No – TLB translation is not possible if the                        |  |
|      |               | Hit   | page is not present in main memory                                 |  |
| Miss | Miss          | Hit   | No – data is not allowed in the cache if the page is not in memory |  |

CMPEN 431.16 Sampson Fall 2018 PSU

#### **Aside: A MIPS Software TLB Miss Handler**

■ When a TLB miss occurs, the hardware saves the address that caused the miss in BadVAddr and transfers control to 8000 0000<sub>hex</sub>, the location of the TLB miss handler

#### TLBmiss:

```
mfc0 $k1, Context #copy addr of PTE into $k1
lw $k1, 0($k1) #put PTE into $k1
mtc0 $k1, EntryLo #put PTE into EntryLo
tlbwr #put EntryLo into TLB
# at Random
eret #return from exception
```

- □ tlbwr copies from EntryLo into the TLB entry selected by the control register Random
- □ A TLB miss takes about a dozen clock cycles to handle

## **Some Virtual Memory Design Parameters**

|                       | Paged VM                      | TLBs                  |
|-----------------------|-------------------------------|-----------------------|
| Total size (blocks)   | 16,000 to<br>250,000          | 40 to 1,024           |
| Total size (KB)       | 1,000,000 to<br>1,000,000,000 | 0.25 to 16            |
| Block size (B)        | 4000 to 64,000                | 4 to 32               |
| Hit time              |                               | 0.25 to 1 clock cycle |
| Miss penalty (clocks) | 10,000,000 to<br>100,000,000  | 10 to 1,000           |
| Miss rates            | 0.00001% to<br>0.0001%        | 0.01% to<br>1%        |

CMPEN 431.19 Sampson Fall 2018 PSU

## **Current TLB Stats**

| Characteristic   | ARM Cortex-A8                                                                   | Intel Core i7                                                          |
|------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------|
| Virtual address  | 32 bits                                                                         | 48 bits                                                                |
| Physical address | 32 bits                                                                         | 44 bits                                                                |
| Page size        | Variable: 4, 16, 64 KiB, 1, 16 MiB                                              | Variable: 4 KiB, 2/4 MiB                                               |
| TLB organization | 1 TLB for instructions and 1 TLB for data                                       | 1 TLB for instructions and 1 TLB for data per core                     |
|                  | Both TLBs are fully associative,<br>with 32 entries, round robin<br>replacement | Both L1 TLBs are four-way set associative, LRU replacement             |
|                  | TLB misses handled in hardware                                                  | L1 I-TLB has 128 entries for small pages, 7 per thread for large pages |
|                  |                                                                                 | L1 D-TLB has 64 entries for small pages, 32 for large pages            |
|                  |                                                                                 | The L2 TLB is four-way set associative, LRU replacement                |
|                  |                                                                                 | The L2 TLB has 512 entries                                             |
|                  |                                                                                 | TLB misses handled in hardware                                         |

CMPEN 431.21 Sampson Fall 2018 PSU

## Why Not a Virtually Addressed Cache?

 A virtually addressed cache would only require address translation on cache misses



#### but

- Two programs which are sharing data will have two different virtual addresses for the same physical address aliasing so have two copies of the shared data in the cache and two entries in the TLB which would lead to coherence issues
  - Must update all cache entries with the same physical address or the memory becomes inconsistent

### The Hardware/Software Interface

- What parts of the virtual to physical address translation is done by or assisted by the hardware?
  - Translation Lookaside Buffer (TLB) that caches the recent translations
    - TLB access time is part of the cache hit time
    - May need to allot an extra stage in the pipeline for TLB access
  - Page table storage, fault detection and updating
    - Page faults result in interrupts (precise) that are then handled by the OS
    - Hardware must support (i.e., update appropriately) Dirty and Reference bits (e.g., ~LRU) in the Page Tables
  - Disk placement
    - Bootstrap (e.g., out of disk sector 0) so the system can service a limited number of page faults before the OS is even loaded

CMPEN 431.23 Sampson Fall 2018 PSU

## **Memory and OS Protection**

- Different processes can share parts of their virtual address spaces
  - For example, run a program under control of a debugger, or sharing data and computing effort between processes
  - Need to protect against improper access
    - "improper" is defined by the programmer via system calls to the OS
  - Requires OS assistance via the page tables and locking mechanisms
- Hardware support for OS protection
  - Privileged supervisor mode (aka kernel mode)
  - Privileged instructions, registers and addresses
  - Page tables and other state information only accessible in supervisor mode
  - System call exception (e.g., syscall in MIPS)
- □ etc., etc.

## Caching + Virtual Memory

- Assume that you have a system with the following properties and configuration:
  - The system is byte-addressable with 16bit words
  - Physical address space: 10 bits; Virtual address space: 16 bits; Page size: 24 bytes
  - VIPT L1 D-cache = 48 bytes, 3-way associative, with 8-byte blocks; writeallocate/write-back
  - Fully associative 3 entry DTLB; both DTLB and L1 D\$ use LRU policy.
  - Entry for each TLB or \$ entry consists of {valid, dirty, LRU-rank(00=most recent), tag, data}
  - All metadata is given in binary. TLB data is in binary and \$ data is in hexadecimal.
  - Endianness: If the data block containing address 0x0006 was 0x0123456789ABCDEF, the word loaded from 0x0006 would have integer value = 0xCDEF.
- Initial state of DTLB and D-Cache are given below:

|         | 1,0,0        | 0, 0001 0011 0100, | 1,0 | ),10, 0001 0011 0011, | 1       | ,0,01, 0001 1101 0000, |
|---------|--------------|--------------------|-----|-----------------------|---------|------------------------|
| 00 1100 |              | 00 0001            |     | 0                     | 01 1111 |                        |
| L1 D\$: |              |                    |     |                       |         |                        |
|         | SET 0        | 1, 0, 01, 00 1100, |     | 1, 0, 00, 00 0001,    |         | 0, 0, 10, 01 1001,     |
|         |              | 0x0976867530918000 |     | 0xCD9CEF0990FEDCBA    |         | 0xBAD1BAD2BAD3BAD4     |
|         | SET 1        | 1, 0, 10, 01 1111, |     | 1, 0, 00, 00 1100,    |         | 1, 0, 01, 00 0001,     |
|         |              | 0xFEEDEEC51337F00D |     | 0x1FEEDEE15DEADC0D    |         | 0x0102030405060708     |
| (       | CMPEN 431.25 |                    |     |                       |         |                        |

☐ Given the initial contents of the DTLB and L1 D\$ as shown, fill in the register value blanks after each instruction executes. Fill in the contents of the DTLB and L1 D\$ in the table below, after all instructions below have executed:

| LW                 | \$1, 0x1D00   | C(\$0); |   |  |
|--------------------|---------------|---------|---|--|
|                    | \$1=0x        |         |   |  |
| LW                 | \$2, 9 (\$1); |         |   |  |
|                    | \$2=0x        |         |   |  |
| ADDI               | \$3, \$2, 0x0 | 237 ;   |   |  |
|                    | \$3=0x        |         |   |  |
| SW<br>TLB (after): | \$3, -1 (\$1) | ;       |   |  |
|                    |               |         | , |  |
|                    |               |         |   |  |

| L1 D\$ (after): |    |    |
|-----------------|----|----|
|                 |    |    |
| 0x              | 0x | 0x |
|                 |    |    |
| 0x              | 0x | 0x |

# A Common Framework for Understanding the Memory Hierarchy in Terms of Four Key Questions

## Q1&Q2: Where can an entry be placed/found?

|                   | # of sets                     | Entries per set                   |
|-------------------|-------------------------------|-----------------------------------|
| Direct mapped     | # of entries                  | 1                                 |
| Set associative   | (# of entries)/ associativity | Associativity (typically 2 to 16) |
| Fully associative | 1                             | # of entries                      |

|                   | Location method                                        | # of comparisons        |
|-------------------|--------------------------------------------------------|-------------------------|
| Direct mapped     | Index                                                  | 1                       |
| Set associative   | Index the set; compare set's tags                      | Degree of associativity |
| Fully associative | Compare all entries' tags Separate lookup (page) table | # of entries<br>0       |

## Q3: Which entry should be replaced on a miss?

- Easy for direct mapped only one choice
- Set associative or fully associative
  - Random
  - LRU (Least Recently Used)
- For a 2-way set associative, random replacement has a miss rate about 1.1 times higher than LRU
- LRU is too costly to implement for high levels of associativity (> 4-way) since tracking the usage information is costly

CMPEN 431.28 Sampson Fall 2018 PSU

## Q4: What happens on a write?

- Write-through The information is written to the entry in the current memory level and to the entry in the next level of the memory hierarchy
  - Always combined with a write buffer so write waits to next level memory can be eliminated (as long as the write buffer doesn't fill)
- Write-back The information is written only to the entry in the current memory level. The modified entry is written to next level of memory only when it is replaced.
  - Need a dirty bit to keep track of whether the entry is clean or dirty
  - Virtual memory systems always use write-back of dirty pages to disk
- Pros and cons of each?
  - Write-through: read misses don't result in writes (so are simpler and cheaper), easier to implement
  - Write-back: writes run at the speed of the cache; repeated writes require only one write to lower level

## **Summary**

- The Principle of Locality:
  - Program likely to access a relatively small portion of the address space at any instant of time.
    - Temporal Locality: Locality in Time
    - Spatial Locality: Locality in Space
- Caches, TLBs, Virtual Memory all understood by examining how they deal with the four questions
  - 1. Where can an entry be placed in the upper level?
  - 2. How is an entry found if it is in the upper level?
  - 3. What entry is replaced on miss?
  - 4 How are writes handled?
- Page tables map virtual address to physical address
  - TLBs are important for fast translation