## **RAM Design** Design RAM bugs: integer i; 15 bugs 16 always @(posedge clk or negedge rst\_n) begin 17 if (!rst\_n) begin dout <= 0; 18 for(i=0; i<MEM\_DEPTH; i=i+1)</pre> 19 20 $mem[i] \leftarrow 0;$ 21 22 else if (rx\_valid) begin 23 tx\_valid <= 0 24 case (din[9:8]) 25 2'b00: addr\_wr <= din[7:0]; 2'b01: mem[addr\_wr] <= din[7:0]; 27 2'b10: addr\_rd <= din[7:0]; 28 2'b11: {dout, tx\_valid} <= {mem[addr\_rd], 1'b1};</pre> 29 endcase 30 end 31 end 32 1) rst\_n must be Async. rst\_n doesn't clear the RAM. 3) When rest asserted the internal signals (addr\_rd,addr\_wr) and output signal (dout and tx\_valid) must equal zeros. Handling: 19 always @(posedge clk ) begin // first bug : rst must be syncrouns no Ashync 20 if (!rst\_n) begin 21 dout <= tx\_valid <= 0; //second bug : tx must take zero when rst\_n is asserted</pre> wr addr <= 0 rd\_addr <= 0 ;//3th bug : when rst\_n asserted , addr and not 2 internal signals it only one 24 25 26 else if (rx\_valid) begin tx\_valid <= 0; 28 case (din[9:8]) 29 2'b00: wr\_addr <= din[7:0]; 30 2'b01: mem[wr\_addr] <= din[7:0]; 2'b10: rd\_addr <= din[7:0]; 31 32 default: {dout, tx\_valid} <= {mem[rd\_addr], 1'b1};</pre> 33 endcase else begin 36 37 tx\_valid <= 0; 38 //4th bug : when $rx\_valid$ not asserted then $tx\_valid$ must down to zero 39 Design module Dp\_Sync\_RAM #(ADDR\_SIZE=8,MEM\_DEPTH=256)(interface\_RAM.DUT\_Design code inst\_interface ); logic clk, rst\_n, rx\_valid; logic [9:0] din; logic tx\_valid; logic [7:0] dout; assign clk = inst\_interface.clk; = inst\_interface.rst\_n; assign rst\_n assign rx\_valid = inst\_interface.rx\_valid; assign din = inst\_interface.din; assign inst\_interface.dout assign inst\_interface.tx\_valid = tx\_valid;

```
reg [7:0] mem [MEM_DEPTH-1:0];
               reg [ADDR_SIZE-1:0] rd_addr,wr_addr ;
               always @(posedge clk ) begin // first bug : rst must be syncrouns no Ashync
                    if (!rst_n) begin
                       dout <= 0;</pre>
                       tx_valid <= 0; //second bug : tx must take zero when rst_n is asserted</pre>
                       wr_addr <= 0;
                       rd\_addr \leftarrow 0;//3th bug : when rst_n asserted , addr and not 2 internal
            signals it only one
                    end
                    else if (rx_valid) begin
                       tx valid <= 0;
                        case (din[9:8])
                        2'b00: wr_addr <= din[7:0];
                        2'b01: mem[wr_addr] <= din[7:0];</pre>
                        2'b10: rd_addr <= din[7:0];</pre>
                        default: {dout, tx_valid} <= {mem[rd_addr], 1'b1};</pre>
                       endcase
                    end
                    else begin
                        tx_valid <= 0;</pre>
                    //4th bug : when rx_valid not asserted then tx_valid must down to zero
            endmodule
Golden
           module RAM Golden #(ADDR SIZE=8,MEM DEPTH=256)(interface RAM.GOLDEN REF inst interface);
model
 code
            logic clk, rst_n, rx_valid;
            logic [9:0] din;
            logic [7:0] dout_expect;
           logic tx_valid_expect;
            assign clk
                          = inst_interface.clk;
            assign rst_n = inst_interface.rst_n;
            assign rx_valid = inst_interface.rx_valid;
            assign din
                           = inst_interface.din;
            assign inst_interface.dout_expect = dout_expect;
            assign inst_interface.tx_valid_expect = tx_valid_expect;
```

```
reg [7:0] mem [MEM_DEPTH-1:0];
             reg [7:0] address_rd,address_wr;
             always @(posedge clk) begin //async rst is not supported with RAM
                 if (~rst_n) begin
                      // reset
                      dout_expect <= 0;</pre>
                      tx_valid_expect <= 0;</pre>
                      address_rd <= 0;
                      address_wr <= 0;
                 end
                 else if (rx_valid == 1'b1)begin
                      tx_valid_expect <= 0;</pre>
                      if (din [9:8]== 2'b00)
                          address_wr <= din[7:0];</pre>
                      else if (din [9:8]==2'b01)
                              mem[address_wr] <= din[7:0];</pre>
                      else if (din [9:8]==2'b10 )
                          address_rd <= din[7:0];</pre>
                      else if (din [9:8]==2'b11) begin
                              dout_expect <= mem[address_rd];</pre>
                              tx_valid_expect <= 1;</pre>
                          end
                          else begin
                              tx_valid_expect <= 0;</pre>
                          end
                      end
                 else
                 tx_valid_expect <= 0;</pre>
             end
             endmodule
Top code
             module top();
                 bit clk;
                 always #10 clk=~clk;
                 interface_RAM inst_interface(clk);
                 Dp_Sync_RAM DUT_Design (inst_interface);
                 RAM_Golden GOLDEN_REF (inst_interface);
                 tb_RAM
                              TESTBENCH (inst_interface);
                 RAM_Assertion_sva ASSERTION (inst_interface);
                   bind Dp_Sync_RAM RAM_Assertion_sva sva_inst (inst_interface);
             endmodule
```

```
Interface
            interface interface RAM (clk);
  code
                input bit clk;
                parameter MEM DEPTH = 256;
                parameter ADDR SIZE = 8 ;
                logic rst n
                logic [9:0] din ;
                logic rx_valid ;
                logic [7:0] dout, dout_expect;
                logic tx_valid ,tx_valid_expect ;
                modport DUT_Design (input clk, rst_n, din, rx_valid,
                                   output dout, tx_valid);
                modport ASSERTION (input clk, rst_n, din, rx_valid,
                                     dout, tx_valid,dout_expect, tx_valid_expect);
                modport TESTBENCH (input clk, dout_expect, tx_valid_expect, dout, tx_valid,
                                   output rst_n, din, rx_valid );
                modport GOLDEN_REF(input clk, rst_n, din, rx_valid,
                                   output dout_expect, tx_valid_expect );
            endinterface
Packages
            package package_RAM;
  code
                class RAM;
                bit clk;
                rand logic rst_n;
                bit [1:0] opcode ;
                bit [7:0] address , data_wr , addr_wr,addr_rd;
                rand logic [9:0] din;
                rand logic rx_valid;
                logic [7:0] dout;
                logic tx_valid;
                constraint ports {
                rst_n dist {1:=1000 , 0:=10};
                rx_valid dist {1:=1000 , 0:=10};
                din[9:8] == opcode ;
                din[7:0] == address ;
                }
            function void Data_out();
              if (opcode==2'b00)
```

```
addr_wr=din [7:0];
    else if (opcode==2'b01)
           data_wr=din [7:0];
    else if (opcode==2'b10)
           addr_rd=din [7:0];
endfunction
function void opcode_0(logic[1:0] state);
opcode =state;
if (rst_n==0)
        opcode=2'b00;
    else if (opcode==2'b00)
        opcode=2'b01;
    else if (opcode==2'b01)
        opcode=2'b10;
    else if (opcode==2'b10)
        opcode=2'b11;
    else if (opcode==2'b11)
        opcode=2'b00;
endfunction
function void set_rx_valid(logic select);
    rx_valid = select ;
endfunction
function void writing(logic[1:0] state);
opcode =state;
if (rst_n==0)
        opcode=2'b00;
    else if (opcode==2'b00)
        opcode=2'b01;
    else if (opcode==2'b01)
        opcode=2'b00;
    else
        opcode=2'b00;
endfunction
function void Reading(logic[1:0] state);
opcode =state;
if (rst_n==0)
        opcode=2'b00;
    else if (opcode==2'b11)
        opcode=2'b10;
    else if (opcode==2'b10)
        opcode=2'b11;
```

```
else
       opcode=2'b10;
endfunction
   covergroup cvg@(posedge clk);
       reset: coverpoint rst n{
       bins reset_asserted ={0};
       bins reset disable ={1};
       }
       data_valid:coverpoint din[9:8]{
       bins writing_complete = (2'b00 => 2'b01);
       bins writing = {2'b00};
       bins repeat_writing =(2'b01 => 2'b00 => 2'b01);
       bins reading_complete = (2'b10 => 2'b11);
       bins reading = {2'b10};
       bins change_wr_rd =(2'b01 => 2'b10);
       bins change_rd_wr =(2'b11 => 2'b00);
       bins repeat_reading =(2'b11 => 2'b10 => 2'b11);
       bins default_values []={2'b00,2'b01,2'b10,2'b11};
       data_written
                     :coverpoint data_wr;
       data read
                      :coverpoint dout ;
       address_written:coverpoint addr_wr;
       address read
                      :coverpoint addr_rd;
       receive_valid: coverpoint rx_valid{
       bins receive asserted ={1};
       bins receive_disable ={0};
       send_valid:coverpoint tx_valid{
       bins send_asserted ={1};
       bins send_disable ={0};
       }
       Writing_address: cross address_written,receive_valid{
        // ignore_bins ignore_bin1 = binsof (receive_valid. receive_disable);
       Writing_data: cross data_written,receive_valid{
        // ignore_bins ignore_bin1 = binsof (receive_valid. receive_disable);
       }
       reading_address: cross address_read,receive_valid{
        // ignore bins ignore bin1 = binsof (receive valid. receive disable);
```

```
reading data: cross data read, receive valid{
                     ignore_bins ignore_bin1 = binsof (receive_valid. receive_disable);
                    }
                endgroup
                cvg=new();
                endclass
            endpackage
Assertion
            module RAM Assertion sva (interface RAM.ASSERTION inst interface );
  Code
                bit clk;
                logic rst_n
                logic [9:0] din ;
                logic rx_valid ;
                logic [7:0] dout, dout expect;
                logic tx_valid ,tx_valid_expect ;
                logic [1:0] opcode;
                assign clk
                              = inst_interface.clk;
                assign rst n = inst interface.rst n;
                assign rx_valid = inst_interface.rx_valid;
                assign din
                                = inst interface.din;
                                      = inst_interface.dout_expect;
                assign dout_expect
                assign tx_valid_expect = inst_interface.tx_valid_expect ;
                               = inst_interface.dout;
                assign dout
                assign tx_valid = inst_interface.tx_valid ;
                assign opcode = din[9:8];
                property DATA OUT;
                @(posedge clk) disable iff (~rst_n )
                 (opcode == 2'b00) |=> (opcode == 2'b01) |=> (opcode == 2'b10) |=> (opcode ==
            2'b11) |=> (dout == dout_expect) |-> (tx_valid == tx_valid_expect);
                endproperty
                 property RESET;
                @(posedge clk)
                 (rst_n==0) |=> (dout==0) |->(tx_valid==0);
                endproperty
                 property ENABLE ;
                @(posedge clk) disable iff (~rst_n)
                 (rx valid==0) |=> ($past(dout)==dout);
                endproperty
```

```
DATA OUT Assertion: assert property (DATA OUT) else $display("DATA OUT fail");
                    RESET_Assertion : assert property (RESET) else $display("RESET fail
                                                                                              ");
                    ENABLE_Assertion : assert property (ENABLE) else $display("ENABLE fail ");
                    DATA OUT Cover: cover property (DATA OUT) $display("DATA OUT pass");
                    RESET Cover : cover property (RESET)
                                                           $display("RESET pass
                    ENABLE_Cover : cover property (ENABLE) $display("ENABLE pass ");
                endmodule
Testbench
            import package_RAM::*;
  code
            typedef enum logic [1:0] {Write address=2'b00 ,Write data=2'b01,
            Read_address=2'b10 ,Read_data=2'b11} state_e;
            module tb_RAM (interface_RAM.TESTBENCH inst_interface);
                RAM class_RAM =new();
                bit clk;
                logic rst_n
                logic [9:0] din ;
                logic rx_valid ;
                logic [7:0] dout,dout_expect;
                logic tx_valid,tx_valid_expect ;
                logic [1:0] opcode;
                integer Correct_count =0;
                integer Error_count =0;
                state_e state;
                logic [7:0] Random_address[0 : 255];
                logic [7:0] Random_data [0 : 255];
                logic [7:0] Queue [$];
                integer counter_rd = 0 ;
                integer counter_wr = 0;
            assign clk
                                  = inst interface.clk;
                                 = inst interface.dout;
            assign dout
            assign dout_expect
                                 = inst_interface.dout_expect ;
                                 = inst_interface.tx_valid;
            assign tx_valid
            assign tx_valid_expect = inst_interface.tx_valid_expect;
            assign inst_interface.rst_n = rst_n;
            assign inst_interface.din
                                         = din;
            assign inst_interface.rx_valid = rx_valid;
               always @(din)begin
                case (din[9:8])
                    2'b00: state=Write_address;
```

```
2'b01: state=Write data;
        2'b10: state=Read_address;
        2'b11: state=Read_data;
    endcase
   end
    always@(clk)begin
        class_RAM.clk=clk;
    end
    task inst();
        rst n
                = class_RAM.rst_n;
        din
                = class_RAM.din;
        rx_valid = class_RAM.rx_valid;
        opcode = class_RAM.opcode;
        @(negedge clk)begin
            if (dout===dout_expect)
                Correct_count++;
            else begin
                Error_count++;
                $display("There is an Error in %0t ,dout != dout_expect ,dout =%0h and
dout_expect=%0h ",$time(),dout,dout_expect);
            if (tx_valid==tx_valid_expect)
                Correct_count++;
            else begin
                Error_count++;
                $display("There is an Error in %0t ,tx_valid !=
tx_valid_expect ,tx_valid =%0h and
tx_valid_expect=%0h ,",$time(),tx_valid,tx_valid_expect);
            end
        end
        class RAM.dout=dout;
        class_RAM.tx_valid=tx_valid;
        class_RAM.Data_out();
    endtask
task Get_information();
    for (int i = 0; i < 256; i++) begin
        Queue.push_front(i);
    end
    Queue.shuffle();
```

```
for (int i = 0; i < 256; i++) begin
       Random_address[i]=Queue.pop_front();
   end
   for (int i = 255; i >= 0; i--) begin
       Queue.push front(i);
   end
   Queue.shuffle();
   for (int i = 0; i < 256; i++) begin
       Random_data[i]=Queue.pop_front();
   end
endtask
initial begin
   Get information();//address and data are ready
   opcode = 0;
   for (int i = 0; i < 6; i++) begin
      if (i==0)begin//testing Reset
            assert (class_RAM.randomize());
            class_RAM.rst_n=0;
            inst();
      end
      else if (i==1)begin//write addr -> write data -> read addr -> read data
          for (int j = 0; j < 1500; j++) begin
               class_RAM.opcode_0(opcode);
               case (class_RAM.opcode)
               2'b00 : class_RAM.address = Random_address [counter_wr];
               2'b01 :begin
                class RAM.address = Random data [counter wr];
                counter_wr = (counter_wr + 1) % 256;
                       end
               2'b10 : class_RAM.address = Random_address [counter_rd];
               2'b11 :begin
                class_RAM.address = Random_data [counter_rd];
                 counter_rd = ( counter_rd + 1 ) % 256 ;
                       end
               endcase
               assert (class_RAM.randomize());
               class RAM.rx valid=1;
               inst();
           end
      end
       else if (i==2)begin//write addr -> write data -> read addr -> read data
          for (int j = 0; j < 500; j++) begin
               class_RAM.opcode_0(opcode);
```

```
case (class RAM.opcode)
         2'b00 : class_RAM.address = Random_address [counter_wr];
         2'b01 :begin
          class_RAM.address = Random_data [counter_wr];
          counter_wr = ( counter_wr + 1 ) % 255 ;
                end
         2'b10 : class_RAM.address = Random_address [counter_rd];
         2'b11 :begin
          class_RAM.address = Random_data [counter_rd];
          counter_rd = ( counter_rd + 1 ) % 255 ;
        endcase
        assert (class_RAM.randomize());
        inst();
    end
end
else if (i==3)begin//write addr -> write data -> read addr -> read data
    for (int k = 0; k < 600; k++) begin
        class_RAM.writing(opcode);
        case (class_RAM.opcode)
         2'b00 : class RAM.address = Random address [counter wr];
         2'b01 :begin
          class_RAM.address = Random_data [counter_wr];
          counter_wr = ( counter_wr + 1 ) % 255 ;
             end
        endcase
        assert (class RAM.randomize());
        class_RAM.rx_valid = 1 ;
        inst();
    end
end
else if (i==4)begin//write addr -> write data -> read addr -> read data
    for (int L = 0; L < 800; L++) begin
        class_RAM.Reading(opcode);
        case (class_RAM.opcode)
         2'b10 : class RAM.address = Random address [counter rd];
         2'b11 :begin
          class_RAM.address = Random_data [counter_rd];
          counter_rd = ( counter_rd + 1 ) % 255 ;
                end
        endcase
        assert (class_RAM.randomize());
        class_RAM.rx_valid = 1;
        inst();
    end
```

```
end
                       else if (i==5)begin//write addr -> write data -> read addr -> read data
                          for (int M = 0; M < 1000; M++) begin</pre>
                               class_RAM.opcode_0(opcode);
                               case (class RAM.opcode)
                                2'b00 : class_RAM.address = Random_address [counter_wr];
                                2'b01 :begin
                                 class_RAM.address = Random_data [counter_wr];
                                 counter_wr = ( counter_wr + 1 ) % 255 ;
                                2'b10 : class_RAM.address = Random_address [counter_rd];
                                2'b11 :begin
                                 class_RAM.address = Random_data [counter_rd];
                                 counter rd = (counter rd + 1) \% 255;
                                        end
                               endcase
                               assert (class RAM.randomize());
                               class_RAM.rx_valid = 0 ;
                               inst();
                          end
                      end
                  end
                       $display("The total correct count = %0d , The total Error count = %0d
              ",Correct_count/2,Error_count );
                       $stop;
                  end
              endmodule
              vlib work
 Do file
              vlog testbench.sv Dp Sync RAM.sv top.sv package.sv Golden model RAM.sv interface.sv +cover
              vsim -voptargs=+acc work.top -cover
              coverage save top.ucdb -du Dp_Sync_RAM -onexit
              coverage report -detail -cvg -comments -output fcover_report.txt {}
              quit -sim
              vlog testbench.sv Dp Sync RAM.sv top.sv package.sv Golden model RAM.sv interface.sv +cover
              vsim -voptargs=+acc work.top -cover
              run -all
              coverage save top.ucdb -du Dp_Sync_RAM -onexit
              quit -sim
              vcover report top.ucdb -details -annotate -all -output Code coverage report.txt
              Coverage Report by instance with details
  Code
              Coverage
              === Instance: /\top#DUT_Design /sva_inst
              === Design Unit: work.RAM_Assertion_sva
```

```
Assertion Coverage:
  Assertions
                                          0 100.00%
                       Failure Pass
Name
           File(Line)
                    Count Count
\top#DUT_Design /sva_inst/DATA_OUT_Assertion
Assertion.sv(36) 0 1
/top#DUT_Design /sva_inst/RESET_Assertion
        Assertion.sv(37)
/\top#DUT_Design /sva_inst/ENABLE_Assertion
        Assertion.sv(38)
                            0 1
Directive Coverage:
 Directives
                  DIRECTIVE COVERAGE:
                   Design Design Lang File(Line) Hits Status
                Unit UnitType
/\top#DUT_Design /sva_inst/DATA_OUT_Cover
                RAM_Assertion_sva Verilog SVA Assertion.sv(40) 719 Covered
\top#DUT_Design /sva_inst/RESET_Cover RAM_Assertion_sva Verilog SVA Assertion.sv(41) 49 Covered
\top#DUT_Design /sva_inst/ENABLE_Cover RAM_Assertion_sva Verilog SVA Assertion.sv(42) 968 Covered
=== Instance: /\top#DUT_Design
=== Design Unit: work.Dp_Sync_RAM
______
Branch Coverage:
  Enabled Coverage
                               Bins Hits Misses Coverage
                           7 7 0 100.00%
  Branches
======Branch Details========================
Branch Coverage for instance /\top#DUT_Design
                   Count Source
File Dp Sync RAM.sv
                   --IF Branch---
                   4401 Count coming in to IF
                   49
                                            if (!rst_n) begin
        1
                 3367
 26
                                            else if (rx valid) begin
                   985
                                           else begin
 35
Branch totals: 3 hits of 3 branches = 100.00%
        -----CASE Branch-----
 28
                  3367 Count coming in to CASE
 29
                   814
                                                       2'b00: wr_addr <= din[7:0];
                   795
                                                       2'b01: mem[wr_addr] <= din[7:0];
 31
                    885
                                                       2'b10: rd_addr <= din[7:0];
                                                       default: {dout, tx_valid} <= {mem[rd_addr], 1'b1};
 32
         1
                   873
Branch totals: 4 hits of 4 branches = 100.00%
Statement Coverage:
  Enabled Coverage
                               Bins Hits Misses Coverage
                             15 15
                                          0 100.00%
Statement Coverage for instance /\top#DUT Design --
 Line Item
                    Count Source
File Dp_Sync_RAM.sv
                      module Dp_Sync_RAM #(ADDR_SIZE=8,MEM_DEPTH=256)(interface_RAM.DUT_Design inst_interface );
                                 logic clk, rst_n, rx_valid;
 4
                                 logic [9:0] din;
 5
                                 logic tx valid;
 6
                                 logic [7:0] dout;
 8
                   8803
                         assign clk = inst_interface.clk;
 9
        1
                   99
                         assign rst_n = inst_interface.rst_n;
 10
         1
                    5
                         assign rx valid = inst interface.rx valid;
                   4395
                          assign din = inst_interface.din;
 11
         1
```

```
assign inst_interface.dout = dout;
    14
                                                              assign inst_interface.tx_valid = tx_valid;
    15
    16
                                                                                    reg [7:0] mem [MEM DEPTH-1:0];
    17
                                                                                    reg [ADDR_SIZE-1:0] rd_addr,wr_addr;
    18
   19
20
                      1
                                                  4401
                                                                                    always @(posedge clk ) begin // first bug : rst must be syncrouns no Ashync
                                                                                                                if (!rst_n) begin
    21
                                                                                                                  dout <= 0;
    22
                                                    49
                                                                                                                   tx_valid <= 0; //second bug : tx must take zero when rst_n is asserted
    23
                                                    49
                                                                                                                   wr_addr \le 0;
    24
                      1
                                                    49
                                                                                                                   rd\_addr <= 0 \; ; // 3th \; bug \; : when \; rst\_n \; asserted \; , \; addr \; and \; not \; 2 \; internal \; signals \; it \; only \; one \; internal \; signals \; it \; only \; one \; internal \; signals \; it \; only \; one \; internal \; signals \; it \; only \; one \; internal \; signals \; it \; only \; one \; internal \; signals \; it \; only \; one \; internal \; signals \; it \; only \; one \; internal \; signals \; it \; only \; one \; internal \; signals \; it \; only \; one \; internal \; signals \; it \; only \; one \; internal \; signals \; it \; only \; one \; internal \; signals \; signa
    25
                                                                                                                end
    26
                                                                                                                else if (rx_valid) begin
    27
                      1
                                                  3367
                                                                                                                   tx_valid <= 0;
   28
29
                                                                                                                    case (din[9:8])
                      1
                                                   814
                                                                                                                                            2'b00: wr_addr <= din[7:0];
                                                                                                                                            2'b01: mem[wr_addr] <= din[7:0];
    30
                                                   795
    31
                                                   885
                                                                                                                                            2'b10: rd_addr <= din[7:0];
    32
                                                   873
                                                                                                                                            default: \{dout, tx\_valid\} <= \{mem[rd\_addr], 1'b1\};
    33
                                                                                                                  endcase
    34
                                                                                                                end
    35
                                                                                                                else begin
                       1
                                                   985
                                                                                                                                            tx_valid <= 0;
Toggle Coverage:
     Enabled Coverage
                                                                               Bins Hits Misses Coverage
                                                                                      76
                                                                                                          0 100.00%
     Toggles
=====Toggle Details========================
Toggle Coverage for instance \top#DUT_Design --
                                                Node 1H->0L 0L->1H
                                                                                                                             "Coverage"
                                                 clk
                                                                                                                 100.00
                                                                                                                     100.00
                                            din[9-0]
                                           dout[7-0]
                                                                                                                       100.00
                                                                          1
                                        rd_addr[7-0]
                                                                                                                          100.00
                                                                                                                    100.00
                                              rst n
                                                                                                                      100.00
                                            rx valid
                                            tx_valid
                                        wr_addr[7-0]
                                                                                                                           100.00
Total Node Count =
                                                 38
Toggled Node Count =
Untoggled Node Count =
Toggle Coverage = 100.00% (76 of 76 bins)
DIRECTIVE COVERAGE:
Name
                                                 Design Design Lang File(Line) Hits Status
                                           Unit UnitType
/\top#DUT_Design /sva_inst/DATA_OUT_Cover
RAM_Assertion_sva Verilog SVA Assertion.sv(40) 719 Covered
\top#DUT_Design /sva_inst/RESET_Cover RAM_Assertion_sva Verilog SVA Assertion.sv(41) 49 Covered
\top#DUT_Design /sva_inst/ENABLE_Cover RAM_Assertion_sva Verilog SVA Assertion.sv(42) 968 Covered
TOTAL DIRECTIVE COVERAGE: 100.00% COVERS: 3
ASSERTION RESULTS:
Name
                             File(Line)
                                                                 Failure Pass
                                                   Count Count
/\top#DUT_Design /sva_inst/DATA_OUT_Assertion
                      Assertion.sv(36)
/\top#DUT_Design /sva_inst/RESET_Assertion
                     Assertion.sv(37)
                                                                       0
\top#DUT_Design /sva_inst/ENABLE_Assertion
                     Assertion.sv(38)
Total Coverage By Instance (filtered view): 100.00%
```







| Verification |                                                                                                    |                                                                                                                                                                                                                                                                                                           | Ctimulus                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                      |
|--------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| reg          | Label                                                                                              | Description                                                                                                                                                                                                                                                                                               | Stimulus<br>Generation                                                          | Functional Coverage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Functionality Check                                                                                                                                                  |
| document     | RAM Reset                                                                                          | Incase rst_n is asserted,<br>it will change the data<br>out and turn the output<br>validity                                                                                                                                                                                                               | under constrain with<br>size data in = 10 bits<br>and rv_valid 1bit.            | This case included in cover point to hit and count<br>number of apperance of this valid bins :<br>reset_asserted = {0};                                                                                                                                                                                                                                                                                                                                                                                                             | Outputs signals were checked<br>by two ways: 11 by<br>using assertion for reset.<br>21 by comparing in the<br>testbench with expected<br>value from Golden model RAM |
|              | Writing state (activate)                                                                           | Incase of this state must din [3:8] firtly have 2 b00 to load din [7:0] in internal signal named addr_wr and wait the next cycle or next of it to reciver din [3:8]= 2 b01 which mean store din [7:0] (data) in the Given address before.                                                                 | get in all addresses in<br>the RAM and pop                                      | included in coverpoints and cross coverage , to hit and count number of apperance of this valid bins: bins writing_complete = (2'b00 => 2'b01); bins writing_ <2'b00 => 2'b01); bins writing_ <2'b01 => 2'b01 > 2'b01; bins change_wr_rd = (2'b01 => 2'b01 > 2'b01); bins change_wr_rd = (2'b01 => 2'b00, 2'b01, 2'b10, 2'b11); coverpoint data_wr; coverpoint addr_wr; coverpoint addr_wr; bins receive_disable = {0}; cross address_written_receive_valid; cross address_written_receive_valid; cross data_written_receive_valid; | it can't be checked until<br>reading operation done                                                                                                                  |
|              | Reading<br>State(activate)                                                                         | Incase of this state, din [3:8] must have 2°b 10 and din [7:0] that is considered as the address of location that will load in internal signal also called addr_rd, and wait to get in posedge clk din [3:8] = 2°b 11, then loaded dout with the value which is in the perivious cycle (dut 9:81-2°b 10). | address and data for<br>written operation , and<br>read all addresses in<br>RAM | included in coverpoints and cross coverage to hit and count the appearance of all the values bins bins reading_complete = (2'b10 => 2'b11); bins reading = (2'b10 => 2'b10); bins repading = (2'b11 => 2'b10); bins change_wr_rd = (2'b11 => 2'b10 => 2'b11); bins default_values [1=(2'b10.2'b10.2'b10.2'b11); coverpoint dout ; bins send_asserted = 11); coverpoint dout ; send_asserted = 11); cross address_read_receive_valid.                                                                                                | Output will be ched by<br>comparing outputs to<br>Golden_model outputs + help<br>to check by using Assertions                                                        |
|              | Writing and Reading<br>opeation but with<br>Random Activiate for<br>both (rx_valid =<br>\$≀andom ) | in this case rst_n will be<br>randomize and also<br>rx_valid                                                                                                                                                                                                                                              | under consrain of<br>randomized inputs and<br>reciecing addrand<br>data         | included in coverpoint to hit and count the appearance of all the values bins: all bins must be incremented                                                                                                                                                                                                                                                                                                                                                                                                                         | Output will be ched by comparing outputs to Golden_model outputs and some Assertions                                                                                 |