

## **Ahsanullah University of Science and Technology (AUST)**

Department of Computer Science and Engineering

#### LAB REPORT

Course No.: CSE2210

Course Title: Digital Electronics and Pulse Techniques Lab

Experiment Number: 02

Name of the Experiment: Study of transistorized NOT gate.

**Group Number:** 02

**Report Writer:** 

18.01.04.006 Samia Sabrina Nabi

**Group Members:** 

18.01.04.005 Mustofa Ahmed

18.01.04.007 Tanjila Sultana Joti

Name of the experiment:

Study of a transistorized NOT gate.

Objective:

Studying transistorized NOT gate.

# Circuit diagram:



Fig. Transistorized NOT gate.

## Questions

1. Which factor affect the switching speed of a transistor and how?

## Answer:

Internal capacitance of the transistor affect the switching speed of a transistor. We know, 9=CV, so, essentially it depends on both the gate capacitance and the voltage. There is the significant capacitance between the collector and base. When turning off, the collector voltage ruses Cit it didn't there would be no need to turn the transistor off). This couples via the base-collectore capacitance and tends to counter the turn-off or on voltage on the base, thereby making it harden to turn on on off. As the equation explains, if the total charge required (Product of both cand V) can be kept to a minimum from being an ON state to OFF state achieve a higher switching frequency. When transistor changes from saturation to cut off mode it doesn't happen immediately. It takes some time to discharge.

When it enters the cut-off mode it also takes some time to change up.

2. What is the effect of R1? Can it be very large?

Answere:

In the given circuit, R1 is mainly used as a current limiter. The optimum value of this resistance such that it doesn't affect the output (characteristic of NOT gate) and the whole is between 35k Iz to us k Iz. If it becomes very large, the circuit will loose it's NOT gate property. In the given circuit input vi=5v and vo≈ Ov it is hold NOT gate property.

If  $R_1 = 40.9 \text{kp}$ ,  $R_2 = 90.7 \text{kp}$  and N = -5v using superposition,

$$V_{B} = \frac{40.9}{40.9 + 90.7} \times (-5v) + \frac{90.7}{40.9 + 90.7} \times 5v$$

$$= 1.892 v$$

so, the transistor will be in saturation made as it requires VB to be alteast 0.8 v.

As a result output will be  $v_0 \approx 0 v$ , holding NOT gate properly.

If R1 = 85 ks R2 = 90 ks and V= -5 using supercposition,

 $V_{B} = \frac{85}{85+90.7} \times (-50) + \frac{90.7}{85+90.7} \times 5 \times 10^{-2}$ 

= 0.162 N

But in saturcation mode VB needs to be atlest 0.8 v. 50 transistor will be in cut off mode with output Vo=5 v, so we get v(1) for V(1) as input. 50 NOT gate property is not holding in this case.

So, R, cannot be very large.

3. Are there any effects of temperature on the circuit?

### Answer:

The resistance of the resistors are dependent on the tempercoture. If the tempercoture increases. ses then the resistance also increases.

There appears to be a linear relation between temperature and resistance of a resiston. Change in resistance will also cause the current in the junctions to change as well. We can see that the circuit is similar to fixed bias circuit. For fixed bias circuit, we know that the G-point changes a values of Ver changes with Ic. (as resistance changes). So if there is a significant change in the temperature, the circuit might not give the output like before because the G-point will change drastically.

Crowp:02

ROM: 18.01.04.005

1 18.01.04.006

18.01.04.007

| V.º | Ri   | R2    | R3    | Vo    | VB   |
|-----|------|-------|-------|-------|------|
| 01  |      | 1,2,2 | 0.001 | 5.091 | 0.8  |
|     |      |       | 0.059 | 9.96  | 0.78 |
| 5√  | 40.9 | F.06  | 0.3   | 2.35  | F.0  |
|     |      |       | 0.86  | 2.01  | 0.3  |
|     |      |       | 1.0   | 0.08  | 0.59 |
|     |      |       | 2.4   | 0.04  | 0.55 |
|     |      |       | 9.65  | 0.01  | 0.59 |
|     |      |       | 14.22 | 0.01  | 0.58 |

2.

| Vi | RI   | R2                                           | R3  | Vo                                        | NB   |
|----|------|----------------------------------------------|-----|-------------------------------------------|------|
| SU | 40.6 | 0.02<br>53.4<br>70.5<br>83.9<br>90.4<br>98.0 | 2.9 | 5.09V<br>3.81V<br>2.69V<br>1.48V<br>0.09V | 0.85 |

| V. | R1                                   | R2   | R3  | Vo    | NB   |
|----|--------------------------------------|------|-----|-------|------|
| 5V | 8.6<br>18.28<br>40.9<br>55.6<br>59.2 | F-06 | 2.7 | 0.000 | 0.82 |
|    | 63·6<br>87·5                         |      |     |       | 0.69 |







Page | 10

Discuss the findings:

In this experiment we worked on a transistorized NOT gate. The resistance of the circuit were fixed in a range to study about the Characteristics of NOT gate. Then we changed the value of these resistors and measured the upperbound and lower bound of their value where the characteristics of NOT gate Changed.

We measured all values but we faced some problem because of potentiometer. We plotted values for three different table and see the

Characteristics of NOT gate.